EEWORLDEEWORLDEEWORLD

Part Number

Search

GS82582S18GE-250IT

Description
DDR SRAM, 16MX18, 0.45ns, CMOS, PBGA165, BGA-165
Categorystorage    storage   
File Size536KB,32 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

GS82582S18GE-250IT Overview

DDR SRAM, 16MX18, 0.45ns, CMOS, PBGA165, BGA-165

GS82582S18GE-250IT Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Objectid1308635833
package instructionLBGA,
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
length17 mm
memory density301989888 bit
Memory IC TypeDDR SRAM
memory width18
Number of functions1
Number of terminals165
word count16777216 words
character code16000000
Operating modeSYNCHRONOUS
organize16MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Maximum seat height1.5 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width15 mm
GS82582S18/36GE-400/375/333/300/250
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• Simultaneous Read and Write SigmaSIO™ Interface
• JEDEC-standard pinout and package
• Dual Double Data Rate interface
• Byte Write controls sampled at data-in time
• DLL circuitry for wide output data valid window and future
frequency scaling
• Burst of 2 Read and Write
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ mode pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• RoHS-compliant 165-bump BGA package
288Mb SigmaSIO
TM
DDR-II
Burst of 2 SRAM
Clocking and Addressing Schemes
400 MHz–250 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
A Burst of 2SigmaSIO DDR-II SRAM is a synchronous
device. It employs dual input register clock inputs, K and K.
The device also allows the user to manipulate the output
register clock input quasi independently with dual output
register clock inputs, C and C. If the C clocks are tied high, the
K clocks are routed internally to fire the output registers
instead. Each Burst of 2SigmaSIO DDR-II SRAM also
supplies Echo Clock outputs, CQ and CQ, which are
synchronized with read data output. When used in a source
synchronous clocking scheme, the Echo Clock outputs can be
used to fire input registers at the data’s destination.
Each internal read and write operation in a SigmaSIO DDR-II
B2 RAM is two times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore, the address
field of a SigmaSIO DDR-II B2 is always one address pin less
than the advertised index depth (e.g., the 16M x 18 has an 8M
addressable index).
SigmaSIO™ Family Overview
GS82582S18/36GE are built in compliance with the SigmaSIO
DDR-II SRAM pinout standard for Separate I/O synchronous
SRAMs. They are 301,989,888-bit (288Mb) SRAMs. These
are the first in a family of wide, very low voltage HSTL I/O
SRAMs designed to operate at the speeds needed to implement
economical high performance networking systems.
Parameter Synopsis
-400
tKHKH
tKHQV
2.5 ns
0.45 ns
-375
2.66 ns
0.45 ns
-333
3.0 ns
0.45 ns
-300
3.3 ns
0.45 ns
-250
4.0 ns
0.45 ns
Rev: 1.04a 8/2017
1/32
© 2012, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS82582S18GE-250IT Related Products

GS82582S18GE-250IT GS82582S36GE-400IT GS82582S18GE-250T GS82582S18GE-333IT
Description DDR SRAM, 16MX18, 0.45ns, CMOS, PBGA165, BGA-165 DDR SRAM, 8MX36, 0.45ns, CMOS, PBGA165, BGA-165 DDR SRAM, 16MX18, 0.45ns, CMOS, PBGA165, BGA-165 DDR SRAM, 16MX18, 0.45ns, CMOS, PBGA165, BGA-165
Is it Rohs certified? conform to conform to conform to conform to
Objectid 1308635833 1308635889 1308635835 1308635841
package instruction LBGA, LBGA, LBGA, LBGA,
Reach Compliance Code compliant compliant compliant compliant
ECCN code 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
Maximum access time 0.45 ns 0.45 ns 0.45 ns 0.45 ns
JESD-30 code R-PBGA-B165 R-PBGA-B165 R-PBGA-B165 R-PBGA-B165
length 17 mm 17 mm 17 mm 17 mm
memory density 301989888 bit 301989888 bit 301989888 bit 301989888 bit
Memory IC Type DDR SRAM DDR SRAM DDR SRAM DDR SRAM
memory width 18 36 18 18
Number of functions 1 1 1 1
Number of terminals 165 165 165 165
word count 16777216 words 8388608 words 16777216 words 16777216 words
character code 16000000 8000000 16000000 16000000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
organize 16MX18 8MX36 16MX18 16MX18
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LBGA LBGA LBGA LBGA
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
Maximum seat height 1.5 mm 1.5 mm 1.5 mm 1.5 mm
Maximum supply voltage (Vsup) 1.9 V 1.9 V 1.9 V 1.9 V
Minimum supply voltage (Vsup) 1.7 V 1.7 V 1.7 V 1.7 V
Nominal supply voltage (Vsup) 1.8 V 1.8 V 1.8 V 1.8 V
surface mount YES YES YES YES
technology CMOS CMOS CMOS CMOS
Terminal form BALL BALL BALL BALL
Terminal pitch 1 mm 1 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
width 15 mm 15 mm 15 mm 15 mm

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 297  1535  1510  647  1000  6  31  14  21  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号