EEWORLDEEWORLDEEWORLD

Part Number

Search

V59C1512164QALS37

Description
DRAM
Categorystorage    storage   
File Size1MB,75 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

V59C1512164QALS37 Overview

DRAM

V59C1512164QALS37 Parametric

Parameter NameAttribute value
Objectid105572952
package instruction,
Reach Compliance Codecompliant
ECCN codeEAR99
V59C1512(404/804/164)Q
HIGH PERFORMANCE 512 Mbit
DDR2 SDRAM
4 BANKS X 32Mbit X 4 (404)
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 8Mbit X 16 (164)
5
DDR2-400
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK4
)
Clock Cycle Time (t
CK5
)
System Frequency (f
CK max
)
5ns
5ns
5ns
200 MHz
37
DDR2-533
5ns
3.75ns
3.75ns
266 MHz
PRELIMINARY
3
DDR2-667
5ns
3.75ns
3ns
333 MHz
Features
High speed data transfer rates with system frequency
up to 333 MHz
Posted CAS
Programmable CAS Latency: 3, 4 and 5
Programmable Additive Latency:0, 1, 2, 3 and 4
Write Latency=Read Latency-1
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 4 and 8
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 7.8 us (8192 cycles/64 ms)
OCD (Off-Chip Driver Impendance Adjustment)
ODT (On-Die Termination)
Weak Strength Data-Output Driver Option
Bidirectional differential Data Strobe (Single-ended
data-strobe is an optional feature)
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
JEDEC Power Supply 1.8V ± 0.1V
VDDQ=1.8V ± 0.1V
Available in 60-ball FBGA for x4 and x8 component or
84 ball FBGA for x16 component
PASR Partial Array Self Refresh
Available Speed Grade
-5 (DDR2-400) @CL3-3-3
-37 (DDR2-533) @CL4-4-4
-3 (DDR2-667) @CL5-5-5
Description
The V59C1512(404/804/164)Q is a four bank DDR
DRAM organized as 4 banks x 32Mbit x 4 (404), 4 banks x
16Mbit x 8 (804), or 4 banks x 8Mbit x 16 (164). The
V59C1512(404/804/164)Q achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
The chip is designed to comply with the following key
DDR2 SDRAM features:(1) posted CAS with additive la-
tency, (2)write latency=read latency-1, (3)Off-chip Driv-
er(OCD) impedance adjustment, (4) On Die Termination.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
s are synchronized with a pair of bidirectional strobes
(DQS, DQS) in a source synchronous fashion.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
Package Outline
60 ball FBGA
84 ball FBGA
CK Cycle Time (ns)
-5
Power
Std.
-37
-3
L
Temperature
Mark
Blank
V59C1512(404/804/164)Q Rev.1.0 January 2005
1
Ask about the opening measurement of electronic expansion valve
As an electronic control component, the electronic expansion valve has the advantages of high precision, fast and accurate action, obvious energy saving effect, etc., and is combined with other intell...
suoma 51mcu
How to choose component packaging when designing PCB?
I am currently working on my graduation project and I need to make a board. I have drawn the schematic, but I don't know how to choose the packages for the components. There is an integrated package l...
xunxun2012 PCB Design
GD32E231 DIY Competition - Indoor Environment Monitoring Terminal
[i=s]This post was last edited by zhang7309 on 2019-6-21 23:25[/i]Project Name: Indoor Environment Monitoring Terminal 1. Introduction:The indoor environment monitoring terminal can monitor the indoor...
zhang7309 GD32 MCU
28035, an error pops up when using trigonometric functions in IQmath?
In 28035, an error pops up when using trigonometric functions in IQmath? I used one of the sin functions and the following window popped up when compiling:...
l0700830216 Microcontroller MCU
TI DSP DaVinci series has launched new high-end DM8168 DM8148
Two high-performance video processors 1) x3 1080p 60fps or 2) x12 720p 30fps or 3) other combinations Gigabit Ethernet, PCI Express, SATA2, DDR2, DDR3, USB 2.0, MMC/SD, HDMI and DVI seem very powerful...
svmtracking DSP and ARM Processors
c2000, 28027 Novice question. About GPIO register problem.
[i=s] This post was last edited by fightingboy on 2014-9-4 01:37 [/i] When I was reading the user guide, I saw the characteristics of one of the GPIO registers, GPxDAT, as shown in the figure:He meant...
fightingboy Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2538  1348  93  832  1893  52  28  2  17  39 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号