EEWORLDEEWORLDEEWORLD

Part Number

Search

HC2510

Description
Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications
File Size54KB,6 Pages
ManufacturerSK Hynix
Websitehttp://www.hynix.com/eng/
Download Datasheet Compare View All

HC2510 Overview

Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications

HC2510C
HC2510C
Features
l
l
l
l
l
l
l
l
l
l
l
Phase-Locked Loop Clock Distribution for
Synchronous DRAM Applications
Supports PC-100 and Meets “PC100 SDRAM
registered DIMM Specification Rev. 1.2”
Distributes One Clock Input to One Bank of Ten
Outputs
No External RC Network Required
External Feedback (FBIN) Pin is Used to
Synchronize the Outputs to the Clock Input
Separate Output Enable for Each Output Bank
Operates at 3.3 V V
cc
125 MHz Maximum Frequency
On-chip Series Damping Resistors
Support Spread Spectrum Clock(SSC)
Synthesizers
ESD Protection Exceeds 3000 V per MIL-STD-
883, Method 3015 ; Exceeds 350 V Using
Machine
Model ( C = 200 pF, R = 0 )
Latch-Up Performance Exceeds 400 mA per
JESD 17
Packaged in Plastic 24-Pin Thin Shrink Small-
Outline Package
General Description
The HC2510C is a
low-skew, low jitter, phase-
locked loop(PLL) clock driver, distributing high
frequency clock signals for SDRAM.
The HC2510C operates at 3.3V V
cc
and provides
integrated series-damping resistors that make it ideal
for driving point-to-point loads. The propagation delay
from the CLK input to any clock output is nearly zero.
Ten outputs provide low-skew and low-jitter clocks.
All outputs can be enabled or disabled via the control
input(G). Output signal duty cycles are adjusted to 50
percent, independent of the duty cycle at CLK.
The HC2510C is specially designed to interface with
high speed SDRAM applications in the range of
25MHz to 125MHz and includes an internal RC
network which provides excellent jitter characteristics
and eliminates the needs for external components.
For the test purpose, the PLL can be bypassed by
strapping AV
cc
to ground.
The HC2510C is characterized for operation from 0°C
to 85°C.
l
l
Pin Configuration
TSSOP 24 PACKAGE
(TOP VIEW)
AGND
Vcc
1Y0
1Y1
1Y2
GND
GND
1Y3
1Y4
Vcc
G
FBOUT
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
CLK
AVcc
Vcc
1Y9
1Y8
GND
GND
Function Table
INPUTS
G
X
CLK
L
H
H
OUTPUTS
1Y
(0:9)
L
L
H
FBOUT
L
H
H
1Y7
L
1Y6
1Y5
Vcc
FBIN
H
1

HC2510 Related Products

HC2510 HC2510C
Description Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 59  1263  2523  124  1476  2  26  51  3  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号