EEWORLDEEWORLDEEWORLD

Part Number

Search

SCR050SFECA-65.5360/32.6780T

Description
PLL/Frequency Synthesis Circuit,
CategoryAnalog mixed-signal IC    The signal circuit   
File Size280KB,2 Pages
ManufacturerDiodes Incorporated
Download Datasheet Parametric View All

SCR050SFECA-65.5360/32.6780T Overview

PLL/Frequency Synthesis Circuit,

SCR050SFECA-65.5360/32.6780T Parametric

Parameter NameAttribute value
Objectid4000508258
package instruction,
Reach Compliance Codecompliant
3.3V and 5V TTL, Low Jitter PLL Module with Internal VCXO
SCR050 Product Brief
Description
The SCR050 series offers a versatile PLL solution with an
embedded high-performance VCXO for use in networking and
telecommunications applications. The SCR050 module performs
clock recovery and data retiming (CDR), jitter filtering of an
input clock signal, or frequency translation to meet the specific
requirements of a given application.
Features
▪ Integrated PLL with quartz-stabilized VCXO
▪ User-defined PLL loop response
▪ Input data rates from 8 kbps to 65 kbps, TTL compatible
▪ Two-frequency output with Tri-state control
▪ Recovered clock & data outputs, TTL compatible
▪ NRZ data compatible
▪ Loss of Signal (LOS) status alarm with automatic free-run
switching
▪ Input control for forced free-run operating mode
▪ Rugged, shielded FR4 package available in thru-hole and true
SMD
Applications
▪ CDR for T1/E1 and T3/E3 equipment
▪ CDR for video distribution systems
▪ CDR for telemetric/satellite systems
▪ Frequency translation (step-up) of a reference signal for
synchronous applications
▪ Jitter filtering of a distributed or recovered clock signal
Functional Block Diagram
CLK IN
DATA IN
The SCR050 device combines flexible IC functionality from
Pericom® with high-performance fundamental-mode quartz
VCXO technology from SaRonix™ into a single, modular
solution for ultra-low output jitter and fast acquisition of the
data/clock inputs. The TTL-compatible device features a user-
configurable loop filter to fine-tune the PLL response for the
particular application, output disable controls, and a Loss of
Signal (LOS) alarm.
Owing to unique invention, the SCR050 is an RFI-shielded
modular design set on an FR4 base, available with true SMD pads
or a molded leadframe, and featuring a body thickness less than
3.5mm. The SCR050 solution is mechanically interchangeable
and socket-compatible with similar devices available on the
market.
Performance Features
Parameter
Input data rate (NRZ)
Input data rate (RZ)
Operating Frequency
(CLK1)
Operating Frequency
(CLK2)
Free-Run Accuracy
Specification
8 kbps to 65.536 Mbps
8 kbps to 32.768 Mbps
12 to 65.536 MHz (as specified)
0.05 to 32.768 MHz (as specified)
+/-20 ppM through +/-100 ppM max (as specified)
over all conditions including operating
temperature, calibration tolerance, rated input
(supply) voltage, load changes, aging*, shock and
vibration
10 years @ 40°C average ambient operating
temperature
0 to +70°C or –40 to +85°C (as specified)
+/-20 ppM through +/-100 ppM min (as specified)
15ms typ
3.3V or 5V (7V absolute max) (as specified)
TTL compatible, 5 TTL load
5ns max (measured between 0.5 and 2.5V)
> 50dB (RDATA, RCLK)
< 0.001 UI (when locked to input)
0.7ps RMS (1-sigma) max, 12kHz to 40MHz
frequency band (free run mode)
LOSIN
HIZ
Phase Detector
& LOS Circuit
RCLK
RDAT A
LOS
PHO
CLK1
*Aging:
Operating Range
Track and hold range
Input Lock Acquisition
Time
Supply Voltage
Output Logic
Rise/Fall Time
Jitter attenuation
Jitter generation
Phase (computed) jitter
VC
OPP
OPN
OpA
÷N
CLK2
OPOUT
PB-249
Rev A.1
www.saronix.com
msp430f149+peripheral tlv61612-bit DA conversion module
The following is made by replacing the 12-bit DC chip 5616. It took 2 hours to adjust it. It's unbearable. The code is as follows (or explain it first: P2.0 port - DIN P2.1 port - SCLK P2.2 port - CS/...
fish001 Microcontroller MCU
MCU design, embedded development, electronic project design
Zhengzhou MCU design, embedded development, electronic project design Zhengzhou Zhiruan Technology Co., Ltd. http://www.zhiruancn.com/ provides you with customized and personalized electronic product ...
666666 Embedded System
The highest frequency that can be measured by msp430 in capture mode
When I use the capture mode of msp430f1611 to measure the frequency of a square wave, I find that the highest frequency that can be measured correctly does not exceed 200k. I use an 8M crystal oscilla...
20082259 Microcontroller MCU
Communication issues between the soft core and other modules
I am currently using a spartan6 development board, and I have configured a microblaze soft core on this FPGA. In addition to the soft core, I also have other logics, such as a large module organized b...
baochuntu FPGA/CPLD
The image data read back from the USB camera by F7 is not displayed normally on the LCD. Please help!!!
[i=s]This post was last edited by zhanghuichun on 2015-11-11 21:05[/i] The collected YUY2 data is converted into RGB565 format and the displayed effect is unexpectedly like this.YUY2 to RGB565 code: [...
zhanghuichun stm32/stm8
OP. Let's do question D. Please give me some hints.
[i=s]This post was last edited by paulhyde on 2014-9-15 09:18[/i] We are doing problem D, please help me! Thank you very much...
蔚蓝色 Electronics Design Contest

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 360  2114  1258  65  1598  8  43  26  2  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号