EEWORLDEEWORLDEEWORLD

Part Number

Search

72V3624L15PF8

Description
fifo 3.3V 256x36 bidirectional
Categorysemiconductor    Other integrated circuit (IC)   
File Size247KB,34 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric Compare View All

72V3624L15PF8 Online Shopping

Suppliers Part Number Price MOQ In stock  
72V3624L15PF8 - - View Buy Now

72V3624L15PF8 Overview

fifo 3.3V 256x36 bidirectional

72V3624L15PF8 Parametric

Parameter NameAttribute value
ManufactureIDT (Integrated Device Technology)
Product CategoryFIFO
RoHSN
Package / CaseTQFP-128
PackagingReel
Factory Pack Quantity1000
3.3 VOLT CMOS SyncBiFIFO
TM
WITH BUS-MATCHING
256 x 36 x 2
IDT72V3624
1,024 x 36 x 2
IDT72V3644
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
FEATURES:
Memory storage capacity:
IDT72V3624–256 x 36 x 2
IDT72V3644–1,024 x 36 x 2
Clock frequencies up to 100 MHz (6.5ns access time)
Two independent clocked FIFOs buffering data in opposite
directions
Select IDT Standard timing (using
EFA, EFB, FFA,
and
FFB
flags functions) or First Word Fall Through Timing (using ORA,
ORB, IRA, and IRB flag functions)
Programmable Almost-Empty and Almost-Full flags; each has
three default offsets (8, 16 and 64)
Serial or parallel programming of partial flags
Port B bus sizing of 36 bits (long word), 18 bits (word) and 9 bits
(byte)
Big- or Little-Endian format for word and byte bus sizes
Master Reset clears data and configures FIFO, Partial Reset
clears data but retains configuration settings
Mailbox bypass registers for each FIFO
Free-running CLKA and CLKB may be asynchronous or coinci-
dent (simultaneous reading and writing of data on a single clock
edge is permitted)
Auto power down minimizes power dissipation
Available in space saving 128-pin Thin Quad Flatpack (TQFP)
Pin and functionally compatible version of the 5V operating
IDT723624/723644
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
MBF1
Mail 1
Register
Output Bus-
Matching
Input
Register
36
RAM ARRAY
256 x 36
1,024 x 36
36
Output
Register
CLKA
CSA
W/RA
ENA
MBA
MRS1
PRS
1
FFA/IRA
AFA
SPM
FS0/SD
FS1/SEN
A
0
-A
35
EFA/ORA
AEA
Port-A
Control
Logic
36
FIFO1,
Mail1
Reset
Logic
36
Write
Pointer
Read
Pointer
EFB/ORB
AEB
FIFO1
Status Flag
Logic
Programmable Flag
Offset Registers
10
FIFO2
Timing
Mode
FWFT
B
0
-B
35
Status Flag
Logic
Read
Pointer
Write
Pointer
36
FFB/IR
B
AFB
FIFO2,
Mail2
Reset
Logic
MRS2
PRS
2
CLKB
CSB
W/RB
ENB
MBB
BE
BM
SIZE
4664 drw01
36
36
256 x 36
1,024 x 36
36
Input
Register
RAM ARRAY
Input Bus-
Matching
Output
Register
Mail 2
Register
MBF2
Port-B
Control
Logic
IDT and the IDT logo are registered trademark of Integrated Device Technology, Inc. SyncBiFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
MARCH 2018
DSC-4664/7
1
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

72V3624L15PF8 Related Products

72V3624L15PF8 72V3624L10PF8 72V3624L10PF
Description fifo 3.3V 256x36 bidirectional fifo 256x36x2 bidirectional/BU IC FIFO 512X36 10NS 128QFP
Manufacture IDT (Integrated Device Technology) IDT (Integrated Device Technology) -
Product Category FIFO FIFO -
RoHS N N -
Package / Case TQFP-128 TQFP-128 -
Packaging Reel Reel -
Factory Pack Quantity 1000 1000 -
CircuitPython 7.1.0 released
Changes since 7.0.0Initial port for Raspberry Pi Broadcom-based boards. Preliminary support for asyncio cooperative multitasking. bitmaptools: dithering and alphablend are new./li keypad.Events now in...
dcexpert MicroPython Open Source section
msp430g2553+nrf24l01 program
I wrote and modified a program to use msp430g2553 to control nrf24l01. The following is the program of the receiving end. It has been tested and can be used. You can refer to it if you need it. #inclu...
hjl240 Microcontroller MCU
How to determine the sample-hold time of msp430ADC?
I have found the formulas for ADC's sample-hold time and conversion time. Sample-hold time = 4×N×ADC12CLK. Conversion time = 13×(ADC12CLK/Fadc12clk). My question now is how to determine the values of ...
adam136 Microcontroller MCU
STM8S207PD7 does not enter interrupt
When I used STM8S207, I found that PD6 could enter interrupt normally, but PD7 could not. The settings were as follows:GPIO_Init(GPIOD, GPIO_PIN_7, GPIO_MODE_IN_PU_IT);I thought that the option byte n...
amountain stm32/stm8
Emerson EV1000 inverter and serial port communication problem
The manual of the EV1000 inverter I use was filed on 2008-08-05. Among its communication protocols - networking modes - single host and single slave, there is a method for the host PC to connect to th...
等待巴蒂 Embedded System
I'm begging for the topic of Altera Asia Innovation Competition!
I am going to participate in the Altera Asia Innovation Contest soon. Can you recommend a topic for me? It's about SOPC FPGA. The board is Alterra DE1/2. I'm begging for help! Thanks, everyone. This i...
xnmilo Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 875  2700  2206  2718  873  18  55  45  10  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号