EEWORLDEEWORLDEEWORLD

Part Number

Search

ISPPAC-CLK5520V-01TN100I

Description
clock drivers & distribution programmable clock generator
Categorysemiconductor    Other integrated circuit (IC)   
File Size423KB,49 Pages
ManufacturerAll Sensors
Environmental Compliance  
Download Datasheet Parametric Compare View All

ISPPAC-CLK5520V-01TN100I Online Shopping

Suppliers Part Number Price MOQ In stock  
ISPPAC-CLK5520V-01TN100I - - View Buy Now

ISPPAC-CLK5520V-01TN100I Overview

clock drivers & distribution programmable clock generator

ISPPAC-CLK5520V-01TN100I Parametric

Parameter NameAttribute value
ManufactureLattice
Product CategoryClock Drivers & Distributi
RoHSYes
Maximum Operating Temperature+ 85 C
Package / CaseTQFP-100
PackagingTray
Minimum Operating Temperature- 40 C
Mounting StyleSMD/SMT
Factory Pack Quantity450
ispClock 5500 Family
In-System Programmable Clock Generator
with Universal Fan-Out Buffer
February 2005
Data Sheet
Features
10MHz to 320MHz Input/Output Operation
Low Output to Output Skew (<50ps)
Low Jitter Peak-to-Peak(<70ps)
Up to 20 Programmable Fan-out Buffers
• Programmable output standards and individual
enable controls
- LVTTL, LVCMOS, HSTL, SSTL, LVDS,
LVPECL
• Programmable precision output impedance
- 40 to 70
in 5
increments
• Programmable slew rate
• Up to 10 banks with individual V
CCO
and GND
- 1.5V, 1.8V, 2.5V, 3.3V
Up to Five Clock Frequency Domains
Flexible Clock Reference Inputs
• Programmable input standards
- LVTTL, LVCMOS, SSTL, HSTL, LVDS,
LVPECL
• Clock A/B selection multiplexer
• Programmable precision termination
Four User-programmable Profiles Stored in
E
2
CMOS
®
Memory
• Supports both test and multiple operating
configurations
Fully Integrated High-Performance PLL
• Programmable lock detect
• Multiply and divide ratio controlled by
- Input divider (5 bits)
- Internal feedback divider (5 bits)
- Five output dividers (5 bits)
• Programmable On-chip Loop Filter
Full JTAG Boundary Scan Test In-System
Programming Support
Exceptional Power Supply Noise Immunity
Commercial (0 to 70°C) and Industrial
(-40 to 85°C) Temperature Ranges
100-pin and 48-pin TQFP Packages
Applications
• Circuit board common clock generation and
distribution
• PLL-based frequency generation
• High fan-out clock buffer
Precision Programmable Phase Adjustment
(Skew) Per Output
• 16 settings; minimum step size 195ps
- Locked to VCO frequency
• Up to +/- 12ns skew range
• Coarse and fine adjustment modes
Product Family Block Diagram
LOCK DETECT
OUTPUT
DIVIDERS
BYPASS
MUX
*
M
FILTER
VCO
V3
V4
PLL CORE
OUTPUT
ROUTING
MATRIX
CLOCK OUTPUTS
PHASE/
FREQUENCY
DETECTOR
N
V2
V0
V1
SKEW
CONTROL
OUTPUT
DRIVERS
REFERENCE
INPUTS
JTAG
INTERFACE
&
E
2
CMOS
MEMORY
Multiple Profile
Management Logic
0
1
2
3
INTERNAL FEEDBACK PATH
* Input Available only on ispClock 5520
© 2005 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
clk5500_06.1

ISPPAC-CLK5520V-01TN100I Related Products

ISPPAC-CLK5520V-01TN100I ISPPAC-CLK5520V-01TN100C ISPPAC-CLK5510V-01TN48I ISPPAC-CLK5520V-01T100C
Description clock drivers & distribution programmable clock generator clock drivers & distribution programmable clock generator clock drivers & distribution programmable clock generator clock drivers & distribution programmable clock generator
Manufacture Lattice Lattice Lattice Lattice
Product Category Clock Drivers & Distributi Clock Drivers & Distributi Clock Drivers & Distributi Clock Drivers & Distributi
RoHS Yes Yes Yes N
Maximum Operating Temperature + 85 C + 70 C + 85 C + 70 C
Package / Case TQFP-100 TQFP-100 TQFP-100 TQFP-100
Packaging Tray Tray Tray Tray
Minimum Operating Temperature - 40 C 0 C - 40 C 0 C
Mounting Style SMD/SMT SMD/SMT SMD/SMT SMD/SMT
Factory Pack Quantity 450 450 1250 450

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2702  861  998  2709  1607  55  18  21  33  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号