EEWORLDEEWORLDEEWORLD

Part Number

Search

IS42S32400F-7BL-TR

Description
dram 128m 4mx32 143mhz Sdram, 3.3v
Categorysemiconductor    Other integrated circuit (IC)   
File Size1MB,60 Pages
ManufacturerAll Sensors
Environmental Compliance  
Download Datasheet Parametric View All

IS42S32400F-7BL-TR Online Shopping

Suppliers Part Number Price MOQ In stock  
IS42S32400F-7BL-TR - - View Buy Now

IS42S32400F-7BL-TR Overview

dram 128m 4mx32 143mhz Sdram, 3.3v

IS42S32400F-7BL-TR Parametric

Parameter NameAttribute value
ManufactureISSI
Product CategoryDRAM
RoHSYes
Data Bus Width32 bi
Organizati4 M x 32
Package / CaseBGA-90
Memory Size128 Mbi
Maximum Clock Frequency143 MHz
Access Time5.4 ns
Supply Voltage - Max3.6 V
Supply Voltage - Mi3 V
Maximum Operating Curre100 mA
Maximum Operating Temperature+ 70 C
PackagingReel
Minimum Operating Temperature0 C
Mounting StyleSMD/SMT
Factory Pack Quantity2500
IS42S32400F
IS45S32400F
4M x 32
128Mb SYNCHRONOUS DRAM
FEATURES
• Clock frequency: 166, 143, 133 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Single Power supply: 3.3V + 0.3V
• LVTTL interface
• Programmable burst length
– (1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Auto Refresh (CBR)
• Self Refresh
• 4096 refresh cycles every 16ms (A2 grade) or
64 ms (Commercial, Industrial, A1 grade)
• Random column address every clock cycle
• Programmable CAS latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
FEBRUARY 2013
OVERVIEW
ISSI
's 128Mb Synchronous DRAM achieves high-speed
data transfer using pipeline architecture. All inputs and
outputs signals refer to the rising edge of the clock input.
The 128Mb SDRAM is organized in 1Meg x 32 bit x 4
Banks.
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS Latency = 3
CAS Latency = 2
Clk Frequency
CAS Latency = 3
CAS Latency = 2
Access Time from Clock
CAS Latency = 3
CAS Latency = 2
-6
6
10
166
100
5.4
6.5
-7
7
10
143
100
5.4
6.5
-75E
7.5
133
5.5
Unit
ns
ns
Mhz
Mhz
ns
ns
ADDRESS TABLE
Parameter
Configuration
Refresh Count
Com./Ind.
A1
A2
Row Addresses
Column
Addresses
Bank Address
Pins
Autoprecharge
Pins
4M x 32
1M x 32 x 4 banks
4K / 64ms
4K / 64ms
4K / 16ms
A0 – A11
A0 – A7
BA0, BA1
A10/AP
OPTIONS
• Package:
86-pin TSOP-II
90-ball TF-BGA
• Operating Temperature Range:
Commercial (0
o
C to +70
o
C)
Industrial (-40
o
C to +85
o
C)
Automotive Grade, A1 (-40
o
C to +85
o
C)
Automotive Grade, A2 (-40
o
C to +105
o
C)
Copyright © 2013 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time with-
out notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain
the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such ap-
plications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
- www.issi.com
Rev. C
2/4/2013
1
Must-have! The most complete wireless communication frequency allocation table in history
1、5G NO2、LTE/LTE-Advanced/LTE-Advanced Pro3、 WCDMA/HSPA/HSPA+4、TD-SCDMA5、GSM/GPRS/EDGE/ EDGE Evolution/VAMOSRemark: P-GSM, benchmark GSM-900 frequency bandE-GSM, extended GSM-900 frequency band (inclu...
ohahaha RF/Wirelessly
About V5 PCIE interruption problem
XILINX Chinese document says that after cfg_interrupt_n and cfg_interrupt_assert_n are valid, when cfg_interrupt_rdy_n is valid, it means that the kernel has issued an interrupt. Later, it says that o...
eeleader FPGA/CPLD
BQ2054, has anyone used it?
Has anyone used BQ2054? I can't understand the official information. Does anyone have a schematic diagram? :Cry: :Sad:...
lzb1989666 Analogue and Mixed Signal
Will the Spring Festival be the peak season for our industry?
I can't say anything else. After all, there are frequent robberies during the Spring Festival. What about access control? Cameras? Will there be a greater demand?...
john_wang Industrial Control Electronics
One Webench design a day, who can survive 30 days? (Survival challenge in the electronics industry)
[font=微软雅黑][size=5]Event details: [url=https://bbs.eeworld.com.cn/TI/20131115webench/index.html]>>One Webench design a day, see who can last 30 days? [/url] Awards: [/size][/font][font=微软雅黑][size=5] [...
EEWORLD社区 Analogue and Mixed Signal
[Data Arrangement] Switching Power Supply
[size=3][color=blue][b]Some resource posts about switching power supplies are collected here for your convenience. Constantly supplemented........[/b][/color][/size] [b][color=#0000ff][/color][/b] [b]...
小娜 Power technology

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1807  2424  1378  722  2450  37  49  28  15  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号