EEWORLDEEWORLDEEWORLD

Part Number

Search

IS45S32400F-7TLA2-TR

Description
dram 128mb, 3.3V, 143mhz 4M x 32 Sdram
Categorysemiconductor    Other integrated circuit (IC)   
File Size866KB,60 Pages
ManufacturerAll Sensors
Environmental Compliance  
Download Datasheet Parametric Compare View All

IS45S32400F-7TLA2-TR Online Shopping

Suppliers Part Number Price MOQ In stock  
IS45S32400F-7TLA2-TR - - View Buy Now

IS45S32400F-7TLA2-TR Overview

dram 128mb, 3.3V, 143mhz 4M x 32 Sdram

IS45S32400F-7TLA2-TR Parametric

Parameter NameAttribute value
ManufactureISSI
Product CategoryDRAM
RoHSYes
Data Bus Width32 bi
Organizati4 M x 32
Package / CaseTSOP-86
Memory Size128 Mbi
Maximum Clock Frequency143 MHz
Access Time5.4 ns
Supply Voltage - Max3.6 V
Supply Voltage - Mi3 V
Maximum Operating Curre100 mA
Maximum Operating Temperature+ 105 C
PackagingReel
Minimum Operating Temperature- 40 C
Mounting StyleSMD/SMT
Factory Pack Quantity1500
IS42S32400F
IS45S32400F
4M x 32
128Mb SYNCHRONOUS DRAM
FEATURES
• Clock frequency: 166, 143, 133 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Single Power supply: 3.3V + 0.3V
• LVTTL interface
• Programmable burst length
– (1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Auto Refresh (CBR)
• Self Refresh
• 4096 refresh cycles every 16ms (A2 grade) or
64 ms (Commercial, Industrial, A1 grade)
• Random column address every clock cycle
• Programmable CAS latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
FEBRUARY 2013
OVERVIEW
ISSI
's 128Mb Synchronous DRAM achieves high-speed
data transfer using pipeline architecture. All inputs and
outputs signals refer to the rising edge of the clock input.
The 128Mb SDRAM is organized in 1Meg x 32 bit x 4
Banks.
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS Latency = 3
CAS Latency = 2
Clk Frequency
CAS Latency = 3
CAS Latency = 2
Access Time from Clock
CAS Latency = 3
CAS Latency = 2
-6
6
10
166
100
5.4
6.5
-7
7
10
143
100
5.4
6.5
-75E
7.5
133
5.5
Unit
ns
ns
Mhz
Mhz
ns
ns
ADDRESS TABLE
Parameter
Configuration
Refresh Count
Com./Ind.
A1
A2
Row Addresses
Column
Addresses
Bank Address
Pins
Autoprecharge
Pins
4M x 32
1M x 32 x 4 banks
4K / 64ms
4K / 64ms
4K / 16ms
A0 – A11
A0 – A7
BA0, BA1
A10/AP
OPTIONS
• Package:
86-pin TSOP-II
90-ball TF-BGA
• Operating Temperature Range:
Commercial (0
o
C to +70
o
C)
Industrial (-40
o
C to +85
o
C)
Automotive Grade, A1 (-40
o
C to +85
o
C)
Automotive Grade, A2 (-40
o
C to +105
o
C)
Copyright © 2013 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time with-
out notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain
the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such ap-
plications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
- www.issi.com
Rev. C
2/4/2013
1

IS45S32400F-7TLA2-TR Related Products

IS45S32400F-7TLA2-TR IS45S32400F-7TLA1-TR IS45S32400F-7TLA2 IS45S32400F-7BLA2-TR IS45S32400F-7TLA1 IS45S32400F-7BLA1-TR IS45S32400F-6TLA2-TR IS45S32400F-7BLA1 IS45S32400F-6TLA2 IS45S32400F-7BLA2
Description dram 128mb, 3.3V, 143mhz 4M x 32 Sdram dram 128m 4mx32 143mhz Sdram 3.3v dram 128mb, 3.3V, 143mhz 4mx32 sdr sdrAM dram 128mb, 3.3V, 143mhz 4M x 32 Sdram dram 128m 4mx32 143mhz sdr sdrAM 3.3v dram 128m (4mx32) 143mhz Sdram 3.3v dram 128m, 3.3V, 166mhz 4mx32 Sdram dram 128m (4mx32) 143mhz sdr sdrAM 3.3v dram 128m, 3.3V, 166mhz 4mx32 sdr sdrAM dram 128mb, 3.3V, 143mhz 4mx32 sdr sdrAM
Manufacture ISSI ISSI ISSI ISSI ISSI ISSI ISSI ISSI ISSI ISSI
Product Category DRAM DRAM DRAM DRAM DRAM DRAM DRAM DRAM DRAM DRAM
RoHS Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes
Data Bus Width 32 bi 32 bi 32 bi 32 bi 32 bi 32 bi 32 bi 32 bi 32 bi 32 bi
Organizati 4 M x 32 4 M x 32 4 M x 32 4 M x 32 4 M x 32 4 M x 32 4 M x 32 4 M x 32 4 M x 32 4 M x 32
Package / Case TSOP-86 TSOP-86 TSOP-86 BGA-90 TSOP-86 BGA-90 TSOP-86 BGA-90 TSOP-86 BGA-90
Memory Size 128 Mbi 128 Mbi 128 Mbi 128 Mbi 128 Mbi 128 Mbi 128 Mbi 128 Mbi 128 Mbi 128 Mbi
Maximum Clock Frequency 143 MHz 143 MHz 143 MHz 143 MHz 143 MHz 143 MHz 166 MHz 143 MHz 166 MHz 143 MHz
Access Time 5.4 ns 5.4 ns 5.4 ns 5.4 ns 5.4 ns 5.4 ns 5.4 ns 5.4 ns 5.4 ns 5.4 ns
Supply Voltage - Max 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
Supply Voltage - Mi 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V
Maximum Operating Curre 100 mA 100 mA 100 mA 100 mA 100 mA 100 mA 150 mA 100 mA 150 mA 100 mA
Maximum Operating Temperature + 105 C + 85 C + 105 C + 105 C + 85 C + 85 C + 105 C + 85 C + 105 C + 105 C
Packaging Reel Reel Tray Reel Tray Reel Reel Tray Tray Tray
Minimum Operating Temperature - 40 C - 40 C - 40 C - 40 C - 40 C - 40 C - 40 C - 40 C - 40 C - 40 C
Mounting Style SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
Factory Pack Quantity 1500 1500 108 2500 108 2500 1500 240 108 240
MSP430x13x, MSP430F14x, MSP430F15x, MSP430F16x Example Code
The attached is the sample code for MSP430x13x, MSP430F14x, MSP430F15x, MSP430F16x released by TI.The code is the latest code updated by TI. In order to facilitate downloading, I will open a post to i...
wstt Microcontroller MCU
TMS320C54x DSP CPU and peripherals (I)
Chapter 1Overview1 Bus structure The C54x includes eight 16 -bit wide buses: lAprogram bus ( PB ) lThreedata buses ( CB , DB , EB ) lFour address buses ( PAB , CAB , DAB , EAB )2CPUs The CPU structure...
andychu DSP and ARM Processors
Can an op amp powered by 15V plus or minus 15V amplify the voltage to 25V?
From EEWORLD cooperation group: 12425841...
Analog electronics
EEWORLD University - Rapid Prototyping with LaunchPad BoosterPack Ecosystem (2)
Rapid Prototyping with LaunchPad BoosterPack Ecosystem (2) : https://training.eeworld.com.cn/course/306...
cuipin Talking
What are the advantages of monitoring intelligent analysis technology?
At present, the storage and transmission problems are the primary difficulties faced in the monitoring system. A large amount of useless video information is stored and transmitted, which not only was...
xyh_521 Industrial Control Electronics
FPGA Program Debugging Method
When debugging a large-capacity FPGA program, it often takes a long time to compile in order to see a result. Is there any way to improve the efficiency of FPGA debugging? Welcome to speak up!...
eeleader FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1847  640  1289  1281  2897  38  13  26  59  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号