EEWORLDEEWORLDEEWORLD

Part Number

Search

89H32NT24BG2ZBHLGI

Description
pci interface IC pciE switch
Categorysemiconductor    Other integrated circuit (IC)   
File Size302KB,37 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance  
Download Datasheet Parametric Compare View All

89H32NT24BG2ZBHLGI Online Shopping

Suppliers Part Number Price MOQ In stock  
89H32NT24BG2ZBHLGI - - View Buy Now

89H32NT24BG2ZBHLGI Overview

pci interface IC pciE switch

89H32NT24BG2ZBHLGI Parametric

Parameter NameAttribute value
ManufactureIDT (Integrated Device Technology)
Product CategoryPCI Interface IC
RoHSYes
TypeSwitch - PCIe
Maximum Clock Frequency125 MHz
Number of Lanes32 Lane
Number of Ports24 P
Operating Supply Voltage1 V, 2.5 V, 3.3 V
Maximum Operating Temperature+ 85 C
Mounting StyleSMD/SMT
Package / CaseFCBGA-484
Data Bus Width32/64 bi
Maximum Data Rate256 Gbps
Minimum Operating Temperature- 40 C
PackagingTray
Factory Pack Quantity60
VersiGen2
32-Lane 24-Port PCIe® Gen2
System Interconnect Switch
®
89HPES32NT24BG2
Datasheet
Device Overview
The 89HPES32NT24BG2 is a member of the IDT family of PCI
Express® switching solutions. The PES32NT24BG2 is a 32-lane, 24-
port system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include multi-host or
intelligent I/O based systems where inter-domain communication is
required, such as servers, storage, communications, and embedded
systems.
Features
High Performance Non-Blocking Switch Architecture
32-lane, 24-port PCIe switch with flexible port configuration
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 32 GBps (256 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Port Configurability
Four x8 stacks
Two x8 stacks, each configurable as:
• One x8 port
• Two x4 ports
• Four x2 ports
• Eight x1 ports
• Several combinations of the above lane widths
Two x8 stacks, each configurable as:
• One x8 port
• Two x4 ports
• Four x2 ports
• Several combinations of the above lane widths
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Per lane SerDes configuration
De-emphasis
Receive equalization
Drive strength
Innovative Switch Partitioning Feature
Supports up to 8 fully independent switch partitions
Logically independent switches in the same device
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
Dynamic port reconfiguration — downstream, upstream,
non-transparent bridge
Dynamic migration of ports between partitions
Movable upstream port within and between switch partitions
Non-Transparent Bridging (NTB) Support
Supports up to 8 NT endpoints per switch, each endpoint can
communicate with other switch partitions or external PCIe
domains or CPUs
6 BARs per NT Endpoint
Bar address translation
All BARs support 32/64-bit base and limit address translation
Two BARs (BAR2 and BAR4) support look-up table based
address translation
32 inbound and outbound doorbell registers
4 inbound and outbound message registers
Supports up to 64 masters
Unlimited number of outstanding transactions
Multicast
Compliant with the PCI-SIG multicast
Supports 64 multicast groups
Supports multicast across non-transparent port
Multicast overlay mechanism support
ECRC regeneration support
Integrated Direct Memory Access (DMA) Controllers
Supports up to 2 DMA upstream ports, each with 2 DMA chan-
nels
Supports 32-bit and 64-bit memory-to-memory transfers
Fly-by translation provides reduced latency and increased
performance over buffered approach
Supports arbitrary source and destination address alignment
Supports intra- as well as inter-partition data transfers using
the non-transparent endpoint
Supports DMA transfers to multicast groups
Linked list descriptor-based operation
Flexible addressing modes
Linear addressing
Constant addressing
Quality of Service (QoS)
Port arbitration
Round robin
Request metering
IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 37
2013 Integrated Device Technology, Inc
December 17, 2013

89H32NT24BG2ZBHLGI Related Products

89H32NT24BG2ZBHLGI 89H32NT24BG2ZBHLG
Description pci interface IC pciE switch pci interface IC pciE switch
Manufacture IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Product Category PCI Interface IC PCI Interface IC
RoHS Yes Yes
Type Switch - PCIe Switch - PCIe
Maximum Clock Frequency 125 MHz 125 MHz
Number of Lanes 32 Lane 32 Lane
Number of Ports 24 P 24 P
Operating Supply Voltage 1 V, 2.5 V, 3.3 V 1 V, 2.5 V, 3.3 V
Maximum Operating Temperature + 85 C + 70 C
Mounting Style SMD/SMT SMD/SMT
Package / Case FCBGA-484 FCBGA-484
Data Bus Width 32/64 bi 32/64 bi
Maximum Data Rate 256 Gbps 256 Gbps
Minimum Operating Temperature - 40 C 0 C
Packaging Tray Tray
Factory Pack Quantity 60 60
Versi Gen2 Gen2

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2012  266  2829  1028  89  41  6  57  21  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号