EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVC373APW/AUJ

Description
latches octal D-type 5V inputs/outputs
Categorysemiconductor    Other integrated circuit (IC)   
File Size794KB,19 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance  
Download Datasheet Parametric Compare View All

74LVC373APW/AUJ Overview

latches octal D-type 5V inputs/outputs

74LVC373APW/AUJ Parametric

Parameter NameAttribute value
ManufactureNXP
Product CategoryLatches
RoHSYes
Number of Circuits8 Circui
Logic TypeTTL
Logic Family74LVC
Number of Output Lines8 Line
Propagation Delay Time6.5 ns
Supply Voltage - Max3.6 V
Supply Voltage - Mi1.65 V
Maximum Operating Temperature+ 125 C
Minimum Operating Temperature- 40 C
Package / CaseTSSOP-20
PackagingReel
Mounting StyleSMD/SMT
Number of Input Lines8 Line
Factory Pack Quantity2500
Supply Curre40 uA
74LVC373A
Octal D-type transparent latch with 5 V tolerant
inputs/outputs; 3-state
Rev. 3 — 22 November 2012
Product data sheet
1. General description
The 74LVC373A consists of eight D-type transparent latches, featuring separate D-type
inputs for each latch and 3-state true outputs for bus-oriented applications. A latch enable
input (pin LE) and an output enable input (pin OE) are common to all internal latches.
When pin LE is HIGH, data at the D-inputs (pins D0 to D7) enters the latches. In this
condition, the latches are transparent, that is, a latch output will change each time its
corresponding D-input changes. When pin LE is LOW, the latches store the information
that was present at the D-inputs one set-up time preceding the HIGH-to-LOW transition of
pin LE.
When pin OE is LOW, the contents of the eight latches are available at the Q-outputs (pins
Q0 to Q7). When pin OE is HIGH, the outputs go to the high-impedance OFF-state.
Operation of input pin OE does not affect the state of the latches.
Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be
applied to the outputs. These features allow the use of these devices as translators in
mixed 3.3 V and 5 V applications.
The 74LVC373A is functionally identical to the 74LVC573A, but has a different pin
arrangement.
2. Features and benefits
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
Direct interface with TTL levels
High-impedance outputs when V
CC
= 0 V
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-B exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Specified from
40 C
to +85
C
and
40 C
to +125
C

74LVC373APW/AUJ Related Products

74LVC373APW/AUJ
Description latches octal D-type 5V inputs/outputs
Manufacture NXP
Product Category Latches
RoHS Yes
Number of Circuits 8 Circui
Logic Type TTL
Logic Family 74LVC
Number of Output Lines 8 Line
Propagation Delay Time 6.5 ns
Supply Voltage - Max 3.6 V
Supply Voltage - Mi 1.65 V
Maximum Operating Temperature + 125 C
Minimum Operating Temperature - 40 C
Package / Case TSSOP-20
Packaging Reel
Mounting Style SMD/SMT
Number of Input Lines 8 Line
Factory Pack Quantity 2500
Supply Curre 40 uA

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2588  728  1750  117  1811  53  15  36  3  37 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号