EEWORLDEEWORLDEEWORLD

Part Number

Search

89HPES24T3G2ZBBLG

Description
FCBGA-676, Tray
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size651KB,51 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

89HPES24T3G2ZBBLG Online Shopping

Suppliers Part Number Price MOQ In stock  
89HPES24T3G2ZBBLG - - View Buy Now

89HPES24T3G2ZBBLG Overview

FCBGA-676, Tray

89HPES24T3G2ZBBLG Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeFCBGA
package instruction27 X 27 MM, 1 MM PITCH, GREEN, FCBGA-676
Contacts676
Manufacturer packaging codeBLG676
Reach Compliance Codecompliant
ECCN codeEAR99
Other featuresALSO REQUIRES 3.3V SUPPLY
Address bus width
Bus compatibilityPCI
maximum clock frequency125 MHz
External data bus width
JESD-30 codeS-PBGA-B676
JESD-609 codee1
length27 mm
Humidity sensitivity level4
Number of terminals676
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA676,26X26,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)245
power supply1,2.5,3.3 V
Certification statusNot Qualified
Maximum seat height3.22 mm
Maximum supply voltage1.1 V
Minimum supply voltage0.9 V
Nominal supply voltage1 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width27 mm
uPs/uCs/peripheral integrated circuit typeBUS CONTROLLER, PCI
Base Number Matches1
24-Lane 3-Port
Gen2 PCI Express® Switch
®
89HPES24T3G2
Datasheet
The 89HPES24T3G2 is a member of IDT’s PRECISE™ family of PCI
Express® switching solutions. The PES24T3G2 is a 24-lane, 3-port
Gen2 peripheral chip that performs PCI Express base switching with a
feature set optimized for high performance applications such as servers,
storage, and communications systems. It provides connectivity and
switching functions between a PCI Express upstream port and two
downstream ports and supports switching between downstream ports.
Device Overview
Features
u
u
High Performance PCI Express Switch
– Twenty-four 5 Gbps Gen2 PCI Express lanes supporting
5 Gbps and 2.5 Gbps operation
– Up to three switch ports
– Support for Max Payload Size up to 2048 bytes
– Supports one virtual channel and eight traffic classes
– Fully compliant with PCI Express base specification Revision
2.0
Flexible Architecture with Numerous Configuration Options
– Automatic per port link width negotiation to x8, x4, x2, or x1
– Automatic lane reversal on all ports
– Automatic polarity inversion
– Supports in-band hot-plug presence detect capability
– Supports external signal for hot plug event notification allowing
SCI/SMI generation for legacy operating systems
– Dynamic link width reconfiguration for power/performance
optimization
– Configurable downstream port PCI-to-PCI bridge device
numbering
– Crosslink support
– Supports ARI forwarding defined in the Alternative Routing-ID
Interpretation (ARI) ECN for virtualized and non-virtualized
environments
– Ability to load device configuration from serial EEPROM
u
Legacy Support
– PCI compatible INTx emulation
– Supports bus locked transactions, allowing use of PCI Express
with legacy software
u
Highly Integrated Solution
– Requires no external components
– Incorporates on-chip internal memory for packet buffering and
queueing
– Integrates twenty-four 5 Gbps / 2.5 Gbps embedded SerDes,
8B/10B encoder/decoder (no separate transceivers needed)
u
Reliability, Availability, and Serviceability (RAS) Features
– Ability to disable peer-to-peer communications
– Supports ECRC and Advanced Error Reporting
– All internal data and control RAMs are SECDED ECC
protected
– Supports PCI Express hot-plug on all downstream ports
– Supports upstream port hot-plug
Block Diagram
3-Port Switch Core / 24 Gen2 PCI Express Lanes
Frame Buffer
Route Table
Port
Arbitration
Scheduler
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
...
...
...
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
Figure 1 Internal Block Diagram
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 50
December 16, 2013
DSC 6930
DIY a ESP32 game console based on MicroPython
From https://www.hackster.io/alankrantas/diy ... p32-413d9eThe microcontroller used is WeMos D1 mini ESP32, which uses ESP32-WROOM.Display is 128x96 0.96 inch SSD1306 OLEDreference programfrom machine...
dcexpert MicroPython Open Source section
Question about shield resistance...
I recently saw a circuit that connected four shielding resistors to the four lines of the touch screen and pulled them down to ground. I would like to ask: 1. Why do the four lines of the touch screen...
wanglicha Embedded System
The microcontroller cannot receive data sent by the PC
#include "msp430x54x.h" void main(void){ WDTCTL = WDTPW + WDTHOLD; // Stop WDT P5SEL |=BIT6+BIT7; //USCI_A1 TXD/RXD P5DIR |=BIT5+BIT6; P5OUT =~BIT5;UCA1CTL1 |= UCSWRST; // **Put state machine in reset...
zzbaizhi Microcontroller MCU
STMF103ZET6 uses the nucleo library
Modified from nucleo-F103RB library, if there are any errors, please point them out. . ....
水清波 stm32/stm8
Let me sink~~~
...
amountain Embedded System
UCOS multi-task switching problem
[i=s]This post was last edited by ikikedota on 2015-2-7 21:41[/i] If the system has three tasks a, b, and c, with priority a>b>c, and the function body of task a is executed, it will be delayed. Durin...
ikikedota Real-time operating system RTOS

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2365  65  425  1421  1895  48  2  9  29  39 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号