EEWORLDEEWORLDEEWORLD

Part Number

Search

CD4093BD/3

Description
4000/14000/40000 SERIES, QUAD 2-INPUT NAND GATE, CDIP14, HERMETIC SEALED, CERAMIC, DIP-14
Categorylogic    logic   
File Size267KB,4 Pages
ManufacturerIntersil ( Renesas )
Websitehttp://www.intersil.com/cda/home/
Download Datasheet Parametric View All

CD4093BD/3 Overview

4000/14000/40000 SERIES, QUAD 2-INPUT NAND GATE, CDIP14, HERMETIC SEALED, CERAMIC, DIP-14

CD4093BD/3 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Objectid1817366113
Parts packaging codeDIP
package instructionDIP, DIP14,.3
Contacts14
Reach Compliance Codenot_compliant
series4000/14000/40000
JESD-30 codeR-CDIP-T14
JESD-609 codee0
Load capacitance (CL)50 pF
Logic integrated circuit typeNAND GATE
MaximumI(ol)0.00036 A
Number of functions4
Number of entries2
Number of terminals14
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Encapsulate equivalent codeDIP14,.3
Package shapeRECTANGULAR
Package formIN-LINE
power supply5/15 V
Prop。Delay @ Nom-Sup380 ns
propagation delay (tpd)380 ns
Certification statusNot Qualified
Schmitt triggerYES
Filter level38535Q/M;38534H;883B
Maximum seat height5.08 mm
Maximum supply voltage (Vsup)18 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
width7.62 mm
CD4093B Typ
s
COS/MOS
Quad 2-lnput NAND
Schmitt Triggers
High-Voltage Types (20 Volt Rating)
The RCA-CD4093B conSists of four Schmitt·
trigger CirCUits. Each Circuit functions as a
two· Input NAND gate with Schmltt·trlgger
action on both inputs. The gate switches at
different POints for positive· and negative-
gOing slgna)s. The difference between the
positive voltage (Vp) and the negative volt·
age (VN)
IS
defined as hysteresis voltage (VH)
(see Fig. 2).
The CD40938 types are supplied in 14-lead
hermetic dual-in-line ceramic packages (0
and F suffixes). 14-lead dual-in-line plastiC
package (E suffix). 14-lead ceramic flat
package (K suffix). and In chip form (H
suffiX).
Features:
• Schmitt-trigger action on each input with no
external components
• Hysteresis voltage typically 0.9 V at
VDD
=
5 V and 2.3 V at VDD
=
10 V
• Noise immunity greater than 50%
• No limit on input rise and fall times
• Standardized, symmetrical output characteristics
• 100% tested for quiescent current at 20 V
• Maximum input current of 1 p.A at 18 V
over full package-temperature range,
100 nA at 18 V and 25°C
• 5-V, 10-V, and 15-V parametric ratings
• Meets all requirements of JEDEC Tentative
Standard No. 13A, "Standard Specifications
for Description of 'B' Series CMOS Devices"
FUNCTIONAL DIAGRAM
Applications:
Wave and pulse shapers
High-noise-environment systems
Monostable multivibrators
Astable multivibrators
NAND logic
RECOMMENDED OPERATING CONDITIONS
For maximum reliability, nominal operating
conditions should be selected so that operation
is always within the following ranges.
CHARACTERISTIC
Supply·Voltage Range
(T A
=
Full Package·
Temp. Range)
MIN. MAX. UNITS
3
18
V
MAXIMUM RATINGS,
Absolute-Maximum Values:
DC SUPPLY-VOLTAGE RANGE. (V DD )
-0.5 to +20 V
(Voltages referenced to VSS Terminal)
-0.5 to VDD +0.5 V
INPUT VOLTAGE RANGE. ALL INPUTS
±10mA
DC INPUT CURRENT. ANY ONE INPUT
POWER DISSIPATION PER PACKAGE (PO)'
.
. . . ..
500 mW
For T A
=
-40 to +60 o C (PACKAGE TYPE E)
Derate Linearly at 12 mW/oC to 200 mW
For T A +60 to +85
0
C (PACKAGE TYPE E)
.
.
....
.,
SOOmW
For TA
=
-55 to +100o C (PACKAGE TYPES D.F)
Derate Linearly at 12
mW/oC
to 200 mW
For TA +100 to +125
0
C (PACKAGE TYPES D. F)
DEVICE DISSIPATION PER OUTPUT TRANSISTOR
100mW
FOR T A
=
FULL PACKAGE·TEMPERATURE RANGE (All Package Types)
OPERATING-TEMPERATURE RANGE (TA)
-55 to +125
0
C
PACKAGE TYPES D. F. H
-40 to +8SoC
PACKAGE TYPE E .
-65 to +lS0oC
STORAGE TEMPERATURE RANGE (T stg )'
LEAD TEMPERATURE (DURING SOLDERING)'
At distance
1/16
±
1/32
Inch (1.59 ± 0 79 mm) from case for lOs max
C
C
115.8.'21~..,
31410111
216.9.131
*
1-1...
'
*
ALL INPUTS PIIOTECTED BY COSlI/05
PROTECTION NETWORK
Fig.
1 -
LogiC diagram-I of
4
Schmitt triggers.
. m. . . ..
LP:.,
VN
Vp
DRIVER
LOAD
cJ Test setup
OUTPUT
CHARACTERISTIC
INPUT
CHARAnERISTIC
bJ Transfer characteflst,c
of
I
of
4
gates
VOH~
T
L~uG~;~;:/
REGION
FZ~~~~2ZI----VDD----------'~~rn
-------
LOGit.O.- -
-
VN -
---
~~~~~~
I
aJ Definition of V
p.
V
N-
V H
Fig.
2 -
HysteresIs definition, characteflstlc, and test setup.
92C5·23883"3
Fig
3 -
Input and output characteristics
266 __________________________________
~
______________________________

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2527  205  2102  2461  2768  51  5  43  50  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号