EEWORLDEEWORLDEEWORLD

Part Number

Search

EQRD13K2L-108.000M TR

Description
LVPECL, Quartz Crystal Clock Oscillators XO (SPXO) LVPECL (PECL) 3.3Vdc 6 Pad 5.0mm x 7.0mm Ceramic Surface Mount (SMD) Quartz Crystal Clock Oscillators XO (SPXO) LVPECL (PECL) 3.3Vdc 6 Pad 5.0mm x 7.0mm Ceramic Surface Mount (SMD)
CategoryPassive components    oscillator   
File Size949KB,7 Pages
ManufacturerECLIPTEK
Websitehttp://www.ecliptek.com
Environmental Compliance
Download Datasheet Parametric View All

EQRD13K2L-108.000M TR Overview

LVPECL, Quartz Crystal Clock Oscillators XO (SPXO) LVPECL (PECL) 3.3Vdc 6 Pad 5.0mm x 7.0mm Ceramic Surface Mount (SMD) Quartz Crystal Clock Oscillators XO (SPXO) LVPECL (PECL) 3.3Vdc 6 Pad 5.0mm x 7.0mm Ceramic Surface Mount (SMD)

EQRD13K2L-108.000M TR Parametric

Parameter NameAttribute value
Brand NameEcliptek
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeSMD 5.0mm x 7.0mm
Contacts6
Manufacturer packaging codeSMD 5.0mm x 7.0mm
Reach Compliance Code163
Base Number Matches1
EQRD13K2L-108.000M
REGULATORY COMPLIANCE
2011/65 +
2015/863
(Data Sheet downloaded on Aug 29, 2020)
191 SVHC
ITEM DESCRIPTION
Quartz Crystal Clock Oscillators XO (SPXO) LVPECL (PECL) 3.3Vdc 6 Pad 5.0mm x 7.0mm Ceramic Surface Mount (SMD)
108.000MHz ±50ppm over -40°C to +85°C
ELECTRICAL SPECIFICATIONS
Nominal Frequency
Frequency Tolerance/Stability
108.000MHz
±50ppm Maximum over -40°C to +85°C (Inclusive of all conditions: Calibration Tolerance (at 25°C), Frequency Stability
over the Operating Temperature Range, Supply Voltage Change, Output Load Change, First Year Aging at 25°C,
Shock, and Vibration)
±3ppm Maximum First Year
3.3Vdc ±5%
50mA Maximum
Vdd-1.025Vdc Minimum, 2.35Vdc Typical, Vdd-0.88Vdc Maximum
Vdd-1.81Vdc Minimum, 1.60Vdc Typical, Vdd-1.62Vdc Maximum
400pSec Maximum (Measured at 20% to 80% of Waveform)
50 ±5(%) (Measured at 50% of Waveform)
50 Ohms into Vdd-2.0Vdc
LVPECL
All Values are Typical
-50dBc/Hz at 10Hz Offset
-82dBc/Hz at 100Hz Offset
-116dBc/Hz at 1kHz Offset
-138dBc/Hz at 10kHz Offset
-144dBc/Hz at 100kHz Offset
-149dBc/Hz at 1MHz Offset
-155dBc/Hz at 10MHz Offset
-155dBc/Hz at 20MHz Offset
Standby (on Pad 2)
70% of Vdd Minimum or No Connect to Enable Output and Complementary Output
30% of Vdd Maximum to Disable Output and Complementary Output (High Impedance)
10mSec Maximum
200nSec Maximum
10µA Maximum (Without Load)
200fSec Maximum (Fj=12kHz to 20MHz (Random))
0.2pSec Typical
1.0pSec Typical
1.5pSec Typical
40pSec Maximum
10mSec Maximum
-55°C to +125°C
Aging at 25°C
Supply Voltage
Input Current
Output Voltage Logic High (Voh)
Output Voltage Logic Low (Vol)
Rise/Fall Time
Duty Cycle
Load Drive Capability
Output Logic Type
Phase Noise
Output Control Function
Output Control Input Voltage Logic
High (Vih)
Output Control Input Voltage Logic
Low (Vil)
Standby Output Enable Time
Standby Output Disable Time
Standby Current
RMS Phase Jitter
Period Jitter (Deterministic)
Period Jitter (Random)
Period Jitter (One Sigma)
Period Jitter (tp-p)
Start Up Time
Storage Temperature Range
www.ecliptek.com | Specification Subject to Change Without Notice | Revision C 06/11/2014 | Page 1 of 7
Ecliptek, LLC
5458 Louie Lane, Reno, NV 89511
1-800-ECLIPTEK or 714.433.1200

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1040  2376  1692  544  1695  21  48  35  11  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号