EEWORLDEEWORLDEEWORLD

Part Number

Search

AX125-1CQ896PP

Description
Axcelerator Family FPGAs
File Size2MB,226 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet View All

AX125-1CQ896PP Overview

Axcelerator Family FPGAs

v2.7
Axcelerator Family FPGAs
u e
Leading-Edge Performance
350+ MHz System Performance
500+ MHz Internal Performance
High-Performance Embedded FIFOs
700 Mb/s LVDS Capable I/Os
Up to 2 Million Equivalent System Gates
Up to 684 I/Os
Up to 10,752 Dedicated Flip-Flops
Up to 295 kbits Embedded SRAM/FIFO
Manufactured on Advanced 0.15
μm
CMOS Antifuse
Process Technology, 7 Layers of Metal
Single-Chip, Nonvolatile Solution
Up to 100% Resource Utilization with 100% Pin Locking
1.5V Core Voltage for Low Power
Footprint Compatible Packaging
Flexible, Multi-Standard I/Os:
– 1.5V, 1.8V, 2.5V, 3.3V Mixed Voltage Operation
– Bank-Selectable I/Os – 8 Banks per Chip
– Single-Ended I/O Standards: LVTTL, LVCMOS, 3.3V
PCI, and 3.3V PCI-X
– Differential I/O Standards: LVPECL and LVDS
AX125
125,000
82,000
672
1,344
1,344
4
18,432
4
4
8
8
168
84
504
180
Specifications
Features
Voltage-Referenced I/O Standards: GTL+, HSTL
Class 1, SSTL2 Class 1 and 2, SSTL3 Class 1 and 2
– Registered I/Os
– Hot-Swap Compliant I/Os (except PCI)
– Programmable Slew Rate and Drive Strength on
Outputs
– Programmable Delay and Weak Pull-Up/Pull-Down
Circuits on Inputs
Embedded Memory:
– Variable-Aspect 4,608-bit RAM Blocks (x1, x2, x4,
x9, x18, x36 Organizations Available)
– Independent, Width-Configurable Read and Write Ports
– Programmable Embedded FIFO Control Logic
Segmentable Clock Resources
Embedded Phase-Locked Loop:
– 14-200 MHz Input Range
– Frequency Synthesis Capabilities up to 1 GHz
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Actel Silicon Explorer II
Boundary-Scan Testing Compliant with IEEE Standard
1149.1 (JTAG)
FuseLock
TM
Secure Programming Technology
Prevents Reverse Engineering and Design Theft
Table 1-1 •
Axcelerator Family Product Profile
Device
Capacity (in Equivalent System Gates)
Typical Gates
Modules
Register (R-cells)
Combinatorial (C-cells)
Maximum Flip-Flops
Embedded RAM/FIFO
Number of Core RAM Blocks
Total Bits of Core RAM
Clocks (Segmentable)
Hardwired
Routed
PLLs
I/Os
I/O Banks
Maximum User I/Os
Maximum LVDS Channels
Total I/O Registers
Package
CSP
PQFP
BGA
FBGA
CQFP
CCGA
AX250
250,000
154,000
1,408
2,816
2,816
12
55,296
4
4
8
8
248
124
744
AX500
500,000
286,000
2,688
5,376
5,376
16
73,728
4
4
8
8
336
168
1,008
AX1000
1,000,000
612,000
6,048
12,096
12,096
36
165,888
4
4
8
8
516
258
1,548
AX2000
2,000,000
1,060,000
10,752
21,504
21,504
64
294,912
4
4
8
8
684
342
2,052
208
256, 324
256, 484
208, 352
208
484, 676
208, 352
729
484, 676, 896
352
624
896, 1152
352
624
November 2008
© 2008 Actel Corporation
i
*See Actel’s website for the latest version of the datasheet.
How to virtualize NAND into a USB flash drive in WINCE system
I am using YC2440, and now I want to virtualize a piece of nand into a USB disk so that it can be recognized by the PC I don't know if there is any good wayWhich hero can give some advice?...
chenzhufly Embedded System
Has anyone used the MOUSE_EVENT function? Why can't I use it?
mouse_event(MOUSEEVENTF_TOUCH,10,10,0,0); Is the coordinate value wrong? I want to use the MOUSE_EVENT function to simulate the action of TOUCH PANEL...
rqq2007 Embedded System
The problem of chip selection
What kind of chip can convert the digital signal output by the microcontroller into an RGB analog video signal? Thanks for your advice...
才子佳人 Analog electronics
Summary of netizens' sharing (including works) - 2020 ST MEMS Sensor Creative Design Competition
Click here to view all submitted worksClick here to enter the 2020 ST MEMS Sensor Creativity Competition Award Ceremony, paying tribute to those who dare to challenge and persist~LSM6DSOX+STEVAL-MKI10...
nmg ST MEMS Sensor Creative Design Competition
Time synchronization and frequency synchronization technology
Maybe some people still don't know what time synchronization and frequency synchronization are, but we all know GPS, Beidou and GLONASS. Maybe some people are experts in time and frequency synchroniza...
260658 Embedded System
TI C64X DSP interrupt vector table configuration (hardware interrupt)
1. Write an interrupt service routine Write an ISR function c_intXX in the .c source file for interrupt processing, such as: interrupt void c_intXX (void) {…; } Note: For hardware interrupts, XX = 00~...
fish001 DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 424  1258  1819  2768  523  9  26  37  56  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号