EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1383CV25-117BGI

Description
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
File Size498KB,35 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1383CV25-117BGI Overview

18-Mbit (512K x 36/1M x 18) Flow-Through SRAM

CY7C1381CV25
CY7C1383CV25
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
Features
• Supports 133-MHz bus operations
• 512K X 36/1M X 18 common I/O
• 2.5V +/–5% core power supply (V
DD
)
• 2.5V I/O supply (V
DDQ
)
• Fast clock-to-output times
— 6.5 ns (133-MHz version)
— 7.5 ns (117-MHz version)
— 8.5 ns (100-MHz version)
• Provide high-performance 2-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed write
• Asynchronous output enable
• Offered in JEDEC-standard 100-pin TQFP,119-ball BGA
and 165-ball fBGA packages
• JTAG boundary scan for BGA and fBGA packages
• “ZZ” Sleep Mode option
Functional Description
[1]
The CY7C1381CV25/CY7C1383CV25 is a 2.5V, 512K x 36
and 1M x 18 Synchronous Flow through SRAMs, respectively
designed to interface with high-speed microprocessors with
minimum glue logic. Maximum access delay from clock rise is
6.5 ns (133-MHz version). A 2-bit on-chip counter captures the
first address in a burst and increments the address automati-
cally for the rest of the burst access. All synchronous inputs
are gated by registers controlled by a positive-edge-triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address-pipelining Chip Enable
(CE
1
), depth-expansion Chip Enables (CE
2
and CE
3[2]
), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables (BW
x
,
and BWE), and Global Write (GW). Asynchronous inputs
include the Output Enable (OE) and the ZZ pin.
The CY7C1381CV25/CY7C1383CV25 allows either inter-
leaved or linear burst sequences, selected by the MODE input
pin. A HIGH selects an interleaved burst sequence, while a
LOW selects a linear burst sequence. Burst accesses can be
initiated with the Processor Address Strobe (ADSP) or the
cache Controller Address Strobe (ADSC) inputs. Address
advancement is controlled by the Address Advancement
(ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
The CY7C1381CV25/CY7C1383CV25 operates from a +2.5V
core power supply. All outputs also operate with a +2.5 supply.
All
inputs
and
outputs
are
JEDEC-standard
JESD8-5-compatible.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
210
70
117 MHz
7.5
190
70
100 MHz
8.5
175
70
Unit
ns
mA
mA
Notes:
1. For best–practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
2. CE
3,
CE
2
are for TQFP and 165 fBGA package only. 119 BGA is offered only in 1 Chip Enable.
Cypress Semiconductor Corporation
Document #: 38-05241 Rev. *B
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised April 19, 2004
New wireless experience, KRONE AirLAN wireless LAN system solution
Overview - Wired speed, wireless freedom We are in an era of information explosion. This means that whether you are in the office, home, school, or on the road, you need to always stay in touch with o...
JasonYoo RF/Wirelessly
MSP430Ware Driver Library
The Texas Instruments MSP430 driver library is an easy-to-use API using a high-level abstract language that provides simple function calls to enable, configure, and use various MSP430 peripheral inter...
德州仪器_视频 Microcontroller MCU
Capacitor between VCC and GND
The capacitor between VCC and GND is not visible in the PCB connection...
zhaoziyun2011 PCB Design
I saw the news about XILINX today and I feel that XILINX is so fast!
I saw the news about XILINX today and I feel that XILINX is so fast!XILINX grandly launches the new generation of 7 series FPGAs 7 series FPGAs - the industry's lowest power devices designed for next-...
jameswangsynnex FPGA/CPLD
Here is a disassembly picture of ASUS Mars15 VX60GT9750
The new notebook needs to be equipped with a mechanical hard drive The last time I removed the screws, I pried them for a long time but couldn't get them loose. I bought a set of disassembly tools onl...
littleshrimp Making friends through disassembly
DSP2811 uses spi to read MPU6000
I use DSP2811 to read MPU6000 via SPI, but the number read is always 0. There should be no problem with the MPU6000 register configuration, because the author successfully read the number using SPI on...
z秦时无月 Microcontroller MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1656  822  2079  1959  100  34  17  42  40  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号