EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1445AV33-167BZC

Description
36-Mbit (1M x 36/2Mx 18) Pipelined DCD Sync SRAM
File Size471KB,26 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1445AV33-167BZC Overview

36-Mbit (1M x 36/2Mx 18) Pipelined DCD Sync SRAM

CY7C1444AV33
CY7C1445AV33
36-Mbit (1M x 36/2Mx 18) Pipelined
DCD Sync SRAM
Features
• Supports bus operation up to 250 MHz
• Available speed grades are 250, 200, and 167 MHz
• Registered inputs and outputs for pipelined operation
• Optimal for performance (Double-Cycle deselect)
• Depth expansion without wait state
• 3.3V core power supply
• 2.5V/3.3V I/O power supply
• Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
• Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed writes
• Asynchronous output enable
• CY7C1444AV33, CY7C1445AV33 available in
JEDEC-standard lead-free 100-pin TQFP package and
lead-free and non-lead-free 165-ball FBGA package
• IEEE 1149.1 JTAG-compatible Boundary Scan
• “ZZ” Sleep Mode Option
Functional Description
[1]
The CY7C1444AV33/CY7C1445AV33 SRAM integrates 1M x
36/2M x 18 SRAM cells with advanced synchronous
peripheral circuitry and a two-bit counter for internal burst
operation. All synchronous inputs are gated by registers
controlled by a positive-edge-triggered Clock Input (CLK). The
synchronous inputs include all addresses, all data inputs,
address-pipelining Chip Enable (CE
1
), depth- expansion Chip
Enables (CE
2
and CE
3
), Burst Control inputs (ADSC, ADSP,
and ADV), Write Enables (BW
X
, and BWE), and Global Write
(GW). Asynchronous inputs include the Output Enable (OE)
and the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle. This part supports Byte
Write operations (see Pin Descriptions and Truth Table for
further details). Write cycles can be one to four bytes wide as
controlled by the byte write control inputs. GW active LOW
causes all bytes to be written. This device incorporates an
additional pipelined enable register which delays turning off
the output buffers an additional cycle when a deselect is
executed.This feature allows depth expansion without penal-
izing system performance.
The CY7C1444AV33/CY7C1445AV33 operates from a +3.3V
core power supply while all outputs operate with a +3.3V or a
+2.5V supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
Selection Guide
250 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
2.6
475
120
200 MHz
3.2
425
120
167 MHz
3.4
375
120
Unit
ns
mA
mA
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05352 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 22, 2006
[+] Feedback
Micrel Expands ULDO Linear Regulator Family for Automotive Environments
Micrel (Micrel, USA) recently announced the launch of new miniature dual ultra-low dropout (ULDO) linear regulators. The MIC5320 and MIC5321 are part of the new dual low-dropout linear regulators, pro...
frozenviolet Automotive Electronics
Qingyuefeng SCHDOC module
[font=宋体][font=Wingdings][size=14pt][font=NSimsun][/font][font=NSimsun][font=NSimsun]Features:[/font] [list][font=NSimsun]Flexible and user-customizable design environment[/font] [/list][list][font=NS...
tsingyue PCB Design
ZigBee transmission based on self-powered switch
Designing a ZigBee application for use with an energy harvesting source presents many challenges. One of the most difficult harvesters to work with is a self-powered switch, as very little energy is g...
fish001 RF/Wirelessly
Please help me find out if there is any problem with the msp430 interrupt program. I can't enter the interrupt. Please give me some guidance. Thank you.
#includeint main( void ) { // Stop watchdog timer to prevent time out reset WDTCTL = WDTPW + WDTHOLD; P1DIR |= 0x80;//Set P1.7 port as output P1IE |= 0x80;//Enable P1.7 interrupt P1IES |= 0x80;//P1.7 ...
yinger01 Microcontroller MCU
Simple capture program, but it doesn't work. Can an expert tell me where the problem is?
#include "msp430x21x2.h"unsigned int i[2],j=0;main(){WDTCTL = WDTPW + WDTHOLD;P3DIR|=BIT1;P3OUT|=BIT1;P1DIR&=~BIT7;P1SEL|=BIT7;TA0CCTL2| =CAP+CM_3+CCIE+CCIS_3+SCS;TA0CTL|=TASSEL1+MC_1;_EINT();while(1)...
tyqlark Microcontroller MCU
NiosII Software Debugging Techniques
NiosII Software Debugging Techniques...
dabenlu803 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 860  1020  1823  628  134  18  21  37  13  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号