EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1526AV18-167BZXC

Description
72-Mbit QDR™-II SRAM 4-Word Burst Architecture
File Size473KB,31 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1526AV18-167BZXC Overview

72-Mbit QDR™-II SRAM 4-Word Burst Architecture

CY7C1511AV18, CY7C1526AV18
CY7C1513AV18, CY7C1515AV18
72-Mbit QDR™-II SRAM 4-Word
Burst Architecture
Features
Configurations
CY7C1511AV18 – 8M x 8
CY7C1526AV18 – 8M x 9
CY7C1513AV18 – 4M x 18
CY7C1515AV18 – 2M x 36
Separate independent read and write data ports
Supports concurrent transactions
300 MHz clock for high bandwidth
4-word burst for reducing address bus frequency
Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
Single multiplexed address input bus latches address inputs
for read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR-II operates with 1.5 cycle read latency when the Delay
Lock Loop (DLL) is enabled
Operates as a QDR-I device with 1 cycle read latency in DLL
off mode
Available in x 8, x 9, x 18, and x 36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 (± 0.1V); IO V
DDQ
= 1.4V to V
DD
Available in 165-Ball FBGA package (15 x 17 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1511AV18, CY7C1526AV18, CY7C1513AV18, and
CY7C1515AV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR™-II architecture. QDR-II architecture
consists of two separate ports: the read port and the write port to
access the memory array. The read port has dedicated data
outputs to support read operations and the write port has
dedicated data inputs to support write operations. QDR-II archi-
tecture has separate data inputs and data outputs to completely
eliminate the need to “turn-around” the data bus that exists with
common IO devices. Each port can be accessed through a
common address bus. Addresses for read and write addresses
are latched on alternate rising edges of the input (K) clock.
Accesses to the QDR-II read and write ports are completely
independent of one another. To maximize data throughput, both
read and write ports are equipped with DDR interfaces. Each
address location is associated with four 8-bit words
(CY7C1511AV18), 9-bit words (CY7C1526AV18), 18-bit words
(CY7C1513AV18), or 36-bit words (CY7C1515AV18) that burst
sequentially into or out of the device. Because data can be trans-
ferred into and out of the device on every rising edge of both input
clocks (K and K and C and C), memory bandwidth is maximized
while simplifying system design by eliminating bus
“turn-arounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
300 MHz
300
930
940
1020
1230
278 MHz
278
865
870
950
1140
250 MHz
250
790
795
865
1040
200 MHz
200
655
660
715
850
167 MHz
167
570
575
615
725
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-06985 Rev. *D
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 14, 2008
[+] Feedback
Regarding the principle of flash ADC, there is a question that I don't understand
As shown in the figure, the flash ADC uses a resistor network to obtain the reference level of the comparator. But why are the resistors on the two sides not R but 1.5R and 0.5R? Doesn't this cause th...
社会实践 Analog electronics
After manually raising the software priority, can interrupts of the same priority level still occur?
When a section of code in my main program is running, I modify the software priority from Level 0 (I1=1, I0=0) to Level 1 (I1=0, I0=1), and set the priority of external port PB1 to Level 1 (I1=0, I0=1...
zyyu stm32/stm8
I just started to learn the basics of single-chip microcomputers! I want to use the C51 single-chip microcomputer to write a program code that can generate a sine wave using the assembly program
I just started to learn the basics of single-chip microcomputers! I want to use the C51 single-chip microcomputer to write a program code that can generate a sine wave using the assembly program...
21999 MCU
Help!
Are EP2C8Q208C8N and EP2C5Q208C8N compatible?...
wangjiaqi_ys FPGA/CPLD
When doing monitoring projects, the choice of power supply determines your fate
1. The surveillance camera is marked with DC12V/AC24V universal power supply. What kind of power supply should I choose? A: Choose AC24V monitoring power supply, because for the same transmission dist...
中志达摄像机 Industrial Control Electronics
About the LTC1745 Analog-to-Digital Converter
[color=blue]Today, a netizen asked for information about the LTC1745 analog-to-digital converter. I checked it out, and although I didn’t find any Chinese version, this English document provides a rel...
小娜 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2064  1156  1406  2605  2794  42  24  29  53  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号