EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT74SSTVM16859NL8

Description
D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PQCC56, THERMALLY ENHANCED, PLASTIC, QFN-56
Categorylogic    logic   
File Size72KB,6 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

IDT74SSTVM16859NL8 Overview

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PQCC56, THERMALLY ENHANCED, PLASTIC, QFN-56

IDT74SSTVM16859NL8 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeQFN
package instructionTHERMALLY ENHANCED, PLASTIC, QFN-56
Contacts56
Reach Compliance Codecompliant
seriesSSTV
JESD-30 codeS-PQCC-N56
JESD-609 codee0
length8 mm
Logic integrated circuit typeD FLIP-FLOP
Humidity sensitivity level3
Number of digits13
Number of functions1
Number of terminals56
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeHVQCCN
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)240
propagation delay (tpd)2.9 ns
Certification statusNot Qualified
Maximum seat height1 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature20
Trigger typePOSITIVE EDGE
width8 mm
minfmax200 MHz
Base Number Matches1
IDT74SSTVM16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
13-BIT TO 26-BIT REGISTERED
IDT74SSTVM16859
BUFFER WITH SSTL I/O
FEATURES:
1:2 register buffer
Meets or exceeds JEDEC standard SSTVM16859
2.3V to 2.7V Operation
SSTL_2 Class II style data inputs/outputs
Differential CLK input
RESET
control compatible with LVCMOS levels
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 56 pin VFQFPN and 64 pin TSSOP packages
DESCRIPTION:
The SSTVM16859 is a 13-bit to 26-bit registered buffer designed for
2.3V-2.7V V
DD
and supports low standby operation. All data inputs and
outputs are SSTL_2 level compatible with JEDEC standard for SSTL_2.
RESET
is an LVCMOS input since it must operate predictably during the
power-up phase.
RESET,
which can be operated independent of CLK and
CLK,
must be held in the low state during power-up in order to ensure
predictable outputs (low state) before a stable clock has been applied.
RESET,
when in the low state, will disable all input receivers, reset all
registers, and force all outputs to a low state, before a stable clock has been
applied. With inputs held low and a stable clock applied, outputs will remain
low during the Low-to-High transition of
RESET.
APPLICATIONS:
• Along with CSPT857C, Zero Delay PLL Clock buffer, provides
complete solution for DDR1 registered DIMMs
FUNCTIONAL BLOCK DIAGRAM
RESET
51
CLK
CLK
48
49
V
REF
D
1
45
35
1D
C1
R
32
Q
1B
16
Q
1A
TO 12 OTHER CHANNELS
COMMERCIAL TEMPERATURE RANGE
1
c
2003 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
JUNE 2003
DSC-6378/5

IDT74SSTVM16859NL8 Related Products

IDT74SSTVM16859NL8 IDT74SSTVM16859PA8
Description D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PQCC56, THERMALLY ENHANCED, PLASTIC, QFN-56 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64, TSSOP-64
Is it lead-free? Contains lead Contains lead
Is it Rohs certified? incompatible incompatible
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code QFN TSSOP
package instruction THERMALLY ENHANCED, PLASTIC, QFN-56 TSSOP-64
Contacts 56 64
Reach Compliance Code compliant compliant
series SSTV SSTV
JESD-30 code S-PQCC-N56 R-PDSO-G64
JESD-609 code e0 e0
length 8 mm 17 mm
Logic integrated circuit type D FLIP-FLOP D FLIP-FLOP
Humidity sensitivity level 3 1
Number of digits 13 13
Number of functions 1 1
Number of terminals 56 64
Maximum operating temperature 70 °C 70 °C
Output polarity TRUE TRUE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code HVQCCN TSSOP
Package shape SQUARE RECTANGULAR
Package form CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 240 240
propagation delay (tpd) 2.9 ns 2.9 ns
Certification status Not Qualified Not Qualified
Maximum seat height 1 mm 1.1 mm
Maximum supply voltage (Vsup) 2.7 V 2.7 V
Minimum supply voltage (Vsup) 2.3 V 2.3 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V
surface mount YES YES
Temperature level COMMERCIAL COMMERCIAL
Terminal surface TIN LEAD Tin/Lead (Sn/Pb)
Terminal form NO LEAD GULL WING
Terminal pitch 0.5 mm 0.5 mm
Terminal location QUAD DUAL
Maximum time at peak reflow temperature 20 30
Trigger type POSITIVE EDGE POSITIVE EDGE
width 8 mm 6.1 mm
minfmax 200 MHz 200 MHz

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2155  1716  2733  2625  2121  44  35  56  53  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号