EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVC595AD,112

Description
74LVC595A - 8-bit serial-in/serial-out or parallel-out shift register; 3-state SOP 16-Pin
Categorylogic    logic   
File Size798KB,20 Pages
ManufacturerNexperia
Websitehttps://www.nexperia.com
Download Datasheet Parametric Compare View All

74LVC595AD,112 Overview

74LVC595A - 8-bit serial-in/serial-out or parallel-out shift register; 3-state SOP 16-Pin

74LVC595AD,112 Parametric

Parameter NameAttribute value
Brand NameNexperia
MakerNexperia
Parts packaging codeSOP
package instruction3.90 MM, PLASTIC, MS-012, SOT109-1, SOP-16
Contacts16
Manufacturer packaging codeSOT109-1
Reach Compliance Codecompliant
Factory Lead Time4 weeks
Samacsys Description74LVC595A - 8-bit serial-in/serial-out or parallel-out shift register; 3-state@en-us
Counting directionRIGHT
seriesLVC/LCX/Z
JESD-30 codeS-PDSO-G16
JESD-609 codee4
length9.9 mm
Logic integrated circuit typeSERIAL IN PARALLEL OUT
Humidity sensitivity level1
Number of digits8
Number of functions1
Number of terminals16
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeSQUARE
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)18.2 ns
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)1.2 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceNickel/Palladium/Gold (Ni/Pd/Au)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
Trigger typePOSITIVE EDGE
width3.9 mm
minfmax115 MHz
Base Number Matches1
74LVC595A
8-bit serial-in/serial-out or parallel-out shift register; 3-state
Rev. 2 — 20 June 2014
Product data sheet
1. General description
The 74LVC595A is an 8-bit serial-in/serial or parallel-out shift register with a storage
register and 3-state outputs. Both the shift and storage register have separate clocks.
The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of
this device in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial Power-down applications using I
OFF
.
The I
OFF
circuitry disables the output, preventing the damaging backflow current through
the device when it is powered down.
Data is shifted on the positive-going transitions of the SHCP input. The data in the shift
register is transferred to the storage register on a positive-going transition of the STCP
input. If both clocks are connected together, the shift register will always be one clock
pulse ahead of the storage register.
The shift register has a serial input (DS) and a serial output (Q7S) for cascading
purposes. It is also provided with asynchronous reset input MR (active LOW) for all 8 shift
register stages. The storage register has 8 parallel 3-state bus driver outputs. Data in the
storage register appears at the output whenever the output enable input (OE) is LOW.
2. Features and benefits
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low-power consumption
Direct interface with TTL levels
Balanced propagation delays
All inputs have Schmitt-trigger action
Complies with JEDEC standard JESD8-B/JESD36
ESD protection:
HBM JESD22-A114-D exceeds 2000 V
CDM JESD22-C101-C exceeds 1000 V
Specified from
40 C
to +85
C
and
40 C
to +125
C.
3. Applications
Serial-to-parallel data conversion
Remote control holding register

74LVC595AD,112 Related Products

74LVC595AD,112 74LVC595APW,112 74LVC595AD,118 74LVC595APW,118 74LVC595ABQ,115
Description 74LVC595A - 8-bit serial-in/serial-out or parallel-out shift register; 3-state SOP 16-Pin 74LVC595A - 8-bit serial-in/serial-out or parallel-out shift register; 3-state TSSOP 16-Pin IC SHIFT REGISTER 8BIT 16-SOIC
Brand Name Nexperia Nexperia Nexperia Nexperia Nexperia
Maker Nexperia Nexperia Nexperia Nexperia Nexperia
Parts packaging code SOP TSSOP SOP TSSOP QFN
package instruction 3.90 MM, PLASTIC, MS-012, SOT109-1, SOP-16 4.40 MM, PLASTIC, SOT403-1, MO-153, TSSOP-16 3.90 MM, PLASTIC, MS-012, SOT109-1, SOP-16 4.40 MM, PLASTIC, SOT403-1, MO-153, TSSOP-16 2.50 X 3.50 MM, 0.85 MM HEIGHT, PLASTIC, MO-241, SOT763-1, DHVQFN-16
Contacts 16 16 16 16 16
Manufacturer packaging code SOT109-1 SOT403-1 SOT109-1 SOT403-1 SOT763-1
Reach Compliance Code compliant compliant compliant compliant compliant
Samacsys Description 74LVC595A - 8-bit serial-in/serial-out or parallel-out shift register; 3-state@en-us 74LVC595A - 8-bit serial-in/serial-out or parallel-out shift register; 3-state@en-us 74LVC595A - 8-bit serial-in/serial-out or parallel-out shift register; 3-state@en-us 74LVC595A - 8-bit serial-in/serial-out or parallel-out shift register; 3-state@en-us Nexperia 74LVC595ABQ,115 8-stage Shift Register, Serial to Serial/Parallel, 16-Pin QFN
Counting direction RIGHT RIGHT RIGHT RIGHT RIGHT
series LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z
JESD-30 code S-PDSO-G16 S-PDSO-G16 S-PDSO-G16 S-PDSO-G16 S-XQCC-N16
JESD-609 code e4 e4 e4 e4 e4
length 9.9 mm 5 mm 9.9 mm 5 mm 3.5 mm
Logic integrated circuit type SERIAL IN PARALLEL OUT SERIAL IN PARALLEL OUT SERIAL IN PARALLEL OUT SERIAL IN PARALLEL OUT SERIAL IN PARALLEL OUT
Humidity sensitivity level 1 1 1 1 1
Number of digits 8 8 8 8 8
Number of functions 1 1 1 1 1
Number of terminals 16 16 16 16 16
Maximum operating temperature 125 °C 125 °C 125 °C 125 °C 125 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C -40 °C
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
Output polarity TRUE TRUE TRUE TRUE TRUE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY UNSPECIFIED
encapsulated code SOP TSSOP SOP TSSOP VQCCN
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE
Package form SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH CHIP CARRIER, VERY THIN PROFILE
Peak Reflow Temperature (Celsius) 260 260 NOT SPECIFIED NOT SPECIFIED 260
propagation delay (tpd) 18.2 ns 18.2 ns 18.2 ns 18.2 ns 18.2 ns
Maximum seat height 1.75 mm 1.1 mm 1.75 mm 1.1 mm 1 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 1.2 V 1.2 V 1.2 V 1.2 V 1.2 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS
Temperature level AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
Terminal surface Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au)
Terminal form GULL WING GULL WING GULL WING GULL WING NO LEAD
Terminal pitch 1.27 mm 0.65 mm 1.27 mm 0.65 mm 0.5 mm
Terminal location DUAL DUAL DUAL DUAL QUAD
Maximum time at peak reflow temperature 30 30 NOT SPECIFIED NOT SPECIFIED 30
Trigger type POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
width 3.9 mm 4.4 mm 3.9 mm 4.4 mm 2.5 mm
minfmax 115 MHz 115 MHz 115 MHz 115 MHz 115 MHz
Base Number Matches 1 1 1 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1903  2447  2188  1716  458  39  50  45  35  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号