EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX08-1PL84

Description
fpga - Field programmable gate array 8K system gates
CategoryProgrammable logic devices    Programmable logic   
File Size488KB,64 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

A54SX08-1PL84 Online Shopping

Suppliers Part Number Price MOQ In stock  
A54SX08-1PL84 - - View Buy Now

A54SX08-1PL84 Overview

fpga - Field programmable gate array 8K system gates

A54SX08-1PL84 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerActel
package instructionPLASTIC, MS-007AE, LCC-84
Reach Compliance Codecompli
Other featuresCAN ALSO BE OPERATED AT 5V; 12000 SYSTEM GATES ALSO AVAILABLE
maximum clock frequency280 MHz
Combined latency of CLB-Max0.8 ns
JESD-30 codeS-PQCC-J84
JESD-609 codee0
length29.3116 mm
Humidity sensitivity level3
Configurable number of logic blocks768
Equivalent number of gates8000
Number of entries69
Number of logical units768
Output times69
Number of terminals84
Maximum operating temperature70 °C
Minimum operating temperature
organize768 CLBS, 8000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC84,1.2SQ
Package shapeSQUARE
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)225
power supply3.3,5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.572 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width29.3116 mm
v3.2
SX Family FPGAs
u e
Leading Edge Performance
320 MHz Internal Performance
3.7 ns Clock-to-Out (Pin-to-Pin)
0.1 ns Input Setup
0.25 ns Clock Skew
Features
66 MHz PCI
CPLD and FPGA Integration
Single-Chip Solution
100% Resource Utilization with 100% Pin Locking
3.3 V and 5.0 V Operation with 5.0 V Input Tolerance
Very Low Power Consumption
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Silicon Explorer II
Boundary Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Secure Programming Technology Prevents Reverse
Engineering and Design Theft
Specifications
12,000 to 48,000 System Gates
Up to 249 User-Programmable I/O Pins
Up to 1,080 Flip-Flops
0.35 µ CMOS
SX Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Register Cells (Dedicated Flip-Flops)
Maximum User I/Os
Clocks
JTAG
PCI
Clock-to-Out
Input Setup (external)
Speed Grades
Temperature Grades
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
PBGA
FBGA
A54SX08
8,000
12,000
768
512
256
130
3
Yes
3.7 ns
0.8 ns
Std, –1, –2, –3
C, I, M
84
208
100
144, 176
144
A54SX16
16,000
24,000
1,452
924
528
175
3
Yes
3.9 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
176
A54SX16P
16,000
24,000
1,452
924
528
175
3
Yes
Yes
4.4 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
144, 176
A54SX32
32,000
48,000
2,880
1,800
1,080
249
3
Yes
4.6 ns
0.1 ns
Std, –1, –2, –3
C, I, M
208
144, 176
313, 329
June 2006
© 2006 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
ST NUCLEO-L452RE free trial is here
Development board for this event: ST NUCLEO-L452RE Source: STMicroelectronics Number of development boards: 4ST NUCLEO-L452RE STMicroelectronics STM32L4 32-bit MCU + FPU is an ultra-low-power microcon...
okhxyyo stm32/stm8
How should the SCL pin be set to simulate an I2C interface?
Now I use LM3S9B95 to communicate with ZLG7290. Although ZLG7290 is an I2C interface, the maximum speed it supports is only 32Kbit/s. Isn't this a bummer? So I can only simulate it myself. SCL can be ...
ultrabenz Microcontroller MCU
ARMv7-M Application Level Architecture Reference Manual (Authoritative)
ARMv7-M Application Level Architecture Reference Manual (Authoritative)...
7leaves Microcontroller MCU
EEWORLD University ---- MSP430 Seminar (2014) TI Wireless Product Introduction
MSP430 Seminar (2014) Introduction to TI Wireless Products : https://training.eeworld.com.cn/course/112...
dongcuipin Talking
Methods to Improve FPGA Design Level
1. Be proficient in digital logic circuit knowledge, know the various devices implemented by commonly used combinational logic and sequential logic circuits, understand the principle of risk competiti...
eeleader FPGA/CPLD
Gift received - Bluetooth keyboard
I received a Bluetooth keyboard from TI as a gift . At first I thought it was broken because of the problem with the included battery... After replacing the battery, it can be used normally. The overa...
cardin6 Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 182  961  353  1180  2404  4  20  8  24  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号