EEWORLDEEWORLDEEWORLD

Part Number

Search

W320-04

Description
200-mhz spread spectrum clock synthesizer/driver with differential cpu outputs
File Size263KB,18 Pages
ManufacturerCypress Semiconductor
Download Datasheet Compare View All

W320-04 Overview

200-mhz spread spectrum clock synthesizer/driver with differential cpu outputs

W320-04
200-MHz Spread Spectrum Clock Synthesizer/Driver
with Differential CPU Outputs
2W320-04
Features
Benefits
• Compliant with Intel
®
CK-Titan clock synthesizer/driver Supports next-generation Pentium
®
processors using
specifications
differential clock drivers
• Multiple output clocks at different frequencies
— Three pairs of differential CPU outputs, up to 200 MHz
— Ten synchronous PCI clocks, three free-running
— Six 3V66 clocks
— Two 48-MHz clocks
— One reference clock at 14.318 MHz
— One VCH clock
• Spread Spectrum clocking (down spread)
• Power-down features (PCI_STOP#, CPU_STOP#
PWR_DWN#)
• Three Select inputs (Mode select and IC Frequency
Select)
• OE and Test Mode support
• 56-pin SSOP package and 56-pin TSSOP package
Enables reduction of electromagnetic interference (EMI)
and overall system cost
Enables ACPI-compliant designs
Supports up to four CPU clock frequencies
Enables ATE and “bed of nails” testing
Widely available standard package enables lower cost
Motherboard clock generator
— Supports multiple CPUs and a chipset
— Support for PCI slots and chipset
— Supports AGP, DRCG reference, and Hub Link
— Supports USB host controller and graphic controller
— Supports ISA slots and I/O chip
Logic Block Diagram
VDD_REF
PWR
Pin Configurations
SSOP and TSSOP
Top View
REF
S1
S0
CPU_STOP#
CPU0
CPU#0
VDD_CPU
CPU1
CPU#1
GND_CPU
VDD_CPU
CPU2
CPU#2
MULT0#
IREF
GND_IREF
S2
USB
DOT
VDD_ 48 MHz
GND_ 48 MHz
3V66_1/VCH
PCI_STOP#
3V66_0
VDD_3V66
GND_3V66
SCLK
SDATA
X1
X2
XTAL
OSC
VDD_REF
XTAL_IN
XTAL_OUT
GND_REF
PCI_F0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
16
17
18
19
20
21
22
23
24
25
26
27
28
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
REF
PLL Ref Freq
PLL 1
S0:2
Gate
PWR_GD#
CPU_STOP#
Divider
Network
PWR
Stop
Clock
Control
VDD_CPU
CPU0:2
CPU#0:2
PCI_F1
PCI_F2
VDD_PCI
GND_PCI
PCI0
PCI1
PCI2
PCI3
VDD_PCI
PWR
Stop
Clock
Control
VDD_PCI
PCI_F0:2
PCI0:6
PCI_STOP#
/2
PWR_DWN#
PWR
VDD_3V66
3V66_0
3V66_2:4/
66BUFF0:2
3V66_5/ 66IN
GND_PCI
PCI4
PCI5
PCI6
VDD_3V66
GND_3V66
66BUFF0/3V66_2
66BUFF1/3V66_3
66BUFF2/3V66_4
66IN/3V66_5
PWR_DWN#
VDD_CORE
GND_CORE
PWR_GD#
PWR
PLL 2
VDD_48MHz
PWR
USB (48MHz)
DOT (48MHz)
VCH_CLK/ 3V66_1
SDATA
SCLK
SMBus
Logic
Cypress Semiconductor Corporation
Document #: 38-07010 Rev. *B
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised January 8, 2002
W320-04
14

W320-04 Related Products

W320-04 W320-04X W320-04H
Description 200-mhz spread spectrum clock synthesizer/driver with differential cpu outputs 200-mhz spread spectrum clock synthesizer/driver with differential cpu outputs 200-mhz spread spectrum clock synthesizer/driver with differential cpu outputs
The most commonly used calculation formulas in switching power supply design
: [p=24, 2, left][color=rgb(62, 62, 62)][font=Tahoma, Arial, sans-serif][b]The maximum duty cycle Dmax of MOSFET switch tube:[/b][/font][/color][/p] [p=24, 2, center][color=rgb(62, 62, 62)][font=Tahom...
qwqwqw2088 Analogue and Mixed Signal
DS18B20 CRC check problem
/**************************************************************************** * Function name: crc8(uchar *ptr, uchar len) * Function function: crc check * Input parameter: *ptr array entry address le...
nwx8899 Integrated technical exchanges
Urgent solution?
Please tell me, when the external voltage of msp430g2553 is 5V, how should the IO port be configured?...
单片机初学者AAA Microcontroller MCU
Learning simulation + "Operational amplifier noise optimization" 3 Chapter 34 Circuit simulation
[i=s]This post was last edited by dontium on 2015-1-23 11:13[/i] 3-1:The simulation result is inconsistent with the result calculated in the book, the book says 2490nV[size=1]RMS[/size][size=2], the s...
lidonglei1 Analogue and Mixed Signal
Help! Expand residentFlash question
I am using a 2440 board, and I want to expand the residentFlash in arm. I have repartitioned the Flash, and the DNW shows the following: 0: offset 0x0, size 0x30000 [boot] 1: offset 0x30000, size 0x30...
xlwjp Embedded System
Plate making process - full pull-up
Plate making process - all the essence of pull-up + tutorial, awesome...
hanyujyj MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2293  2033  2472  1634  48  47  41  50  33  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号