EEWORLDEEWORLDEEWORLD

Part Number

Search

PLL702-02SI

Description
Low EMI Peripheral Clock Generator for Notebook & Motherboards
File Size303KB,7 Pages
ManufacturerPLL (PhaseLink Corporation)
Download Datasheet View All

PLL702-02SI Overview

Low EMI Peripheral Clock Generator for Notebook & Motherboards

PLL702-02
Low EMI Peripheral Clock Generator for Notebook & Motherboards
FEATURES
Single Low EMI IC to replace multiple crystals and
oscillators on Notebooks and Motherboards (27MHz,
10MHz, 14.318MHz, 8MHz, 12MHz, 24.576MHz,
25MHz).
Selectable crystal input: 24.576MHz or 14.318MHz
(accuracy requirement +/- 20ppm)
Less than 10ppm Frequency Synthesis error, meeting
AC97, IEEE1394, IEEE802 and USB2.0 frequency
precision specification.
27MHz clock with 5 levels of Selectable Spread
Spectrum modulation form +/- 0.5% to +/- 1.5% center.
25MHz clock with double drive strength (Ethernet PHY
and MAC).
24.576MHz clocks for Audio Codec and IEEE1394.
12MHz for USB 2.0.
Selectable 10MHz and 8MHz for Keyboard controller.
Dual power source selection for 24.576MHz, 10MHz,
and 12MHz.
Available in 16-Pin SOIC or TSSOP.
PIN ASSIGNMENT
VDDOSC
XIN
XOUT
VSSOSC
VSSB1
24.576MHz/SST0*
T
24.576MHz/SST1*
v
VDDB1
1
2
16
15
VDDB2
27_14.318MHz/XTAL_SEL*
v
VSSB2
10_8MHz/SEL10_8*
T
12MHz/VDD_SEL*
v
VSS25M
25MHzx2
VDD25M
*: Bi-directional pin
Tri-level input
PLL 702-02
3
4
5
6
7
8
14
13
12
11
10
9
Note:
25MHzx2: double drive strength
v
: Internal pull-down resistor (120kΩ)
T
:
POWER GROUPS
Table 1. SPREAD SPECTRUM SELECTION
SST1
1
1
1
0
0
0
SST0
1
0
M
1
0
M
SST Modulation only on
27MHz. (pin 15)
+/- 1.5 %
+/- 1.25 %
+/- 1 %
+/- 0.75 %
+/- 0.5 %
SST OFF (Default)
VDDOSC – VSSOSC: XIN, XOUT, analog core and
digital part.
VDDB1 – VSSB1: 24.576MHz.
VDDB2 – VSSB2: 27MHz, 10_8MHz, and 12MHz.
VDD25M – VSS25M: 25MHz, (10_8MHz, 12MHz,
24.576MHz when power VDDB1, VDDB2 not present).
Table 3. FREQUENCY SELECTION TABLE
SEL10_8
M
1
0
10_8MHz ( pin 13 )
Power Source
VDD25M
VDDB2
OFF
Output Frequency
8MHz
10MHz
-
Notes: M = Do not connect. 1 = Pulled up. 0 = Pulled down.
Table 2. POWER SELECTION TABLE
VDD_SEL
0
1
24.576MHz
(pin 7)
VDDB1
VDD25M
12MHz
(pin 12)
VDDB2
VDD25M
Table 4. CRYSTAL SELECTION TABLE
Crystal Input
24.576MHz
14.318MHz
XTAL_SEL
0
1
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 08/30/05 Page 1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2495  2775  701  144  2466  51  56  15  3  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号