EEWORLDEEWORLDEEWORLD

Part Number

Search

PLL650-04LCLR

Description
Low EMI Clock for 10/100 PHY and Gigabit Ethernet
File Size249KB,6 Pages
ManufacturerPLL (PhaseLink Corporation)
Download Datasheet View All

PLL650-04LCLR Overview

Low EMI Clock for 10/100 PHY and Gigabit Ethernet

P r e lim ina ry
PLL650-04
Low EMI Clock for 10/100 PHY and Gigabit Ethernet
FEATURES
PIN CONFIGURATION
XIN
XOUT/SSTE*^
GND
VDD
CLKOUT_EN^
VDD
CLKOUTº
CLKOUTº
FS1^
CLKOUTº
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
VDD
50M_EN^
25MHz/25M_EN*^
GND
50MHz
GND
CLKOUTº
FS0
CLKOUTº
GND
Full CMOS output swing with 25-mA output drive
capability at TTL level.
Advanced, low power, sub-micron CMOS processes.
25 MHz fundamental crystal or clock input.
Low jitter (< 80ps cycle-to-cycle)
25 MHz and 50 MHz outputs
Five CLKOUT selectable between 90, 100, 125, 133,
145 and 150 MHz.
SSTE (SST Enable) Low EMI selector for CLKOUT.
Output enable functionality.
Zero PPM synthesis error in all clocks.
Ideal for Network switches.
3.3V operation.
Available in 20-Pin 150mil SSOP
.
Note:
^: Internal pull-up resistor *: Bi-directional pin º: Low EMI output
PLL 650-04
DESCRIPTION
The PLL650-04 is a low cost, low jitter, and high
performance clock synthesizer. With PhaseLink proprietary
analog Phase Locked Loop techniques, the chip accepts
25.0 MHz crystal, and produces multiple output clocks for
networking chips. A CLKOUT signal of selectable
frequency (25MHz, 48MHz, 50MHz, 90MHz, 100MHz,
125MHz, 133MHz, 145MHz or 150 MHz) is available at 5
output pins. Through an SST enable (SSTE) selector, the
CLKOUT signal can be modulated to reduce EMI through
Spread Spectrum Technology. Output enable selectors are
available to enable/disable the output signals.
SELECTION TABLE
FS1
0
0
0
1
1
1
FS0
0
M
1
0
M
1
CLKOUT
90 MHz
100 MHz
125 MHz
133 MHz
145 MHz
150 MHz
SSTE
0
1
SST
MODULATION
±0.25%
Center
OFF
Tri-level input pins: 0 = connect to GND
M= not connected, 1 = connect to VDD
BLOCK DIAGRAM
25M_EN (enable)
XIN
XOUT
XTAL
OSC
1
25MHz
50M_EN (enable)
FS (0:1)
Control
Logic
1
50MHz
CLKOUT_EN (enable)
SSTE
(SST enable)
5
CLKOUT (90 100, 125, 133,
145 or 150 MHz)
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 05/31/05 Page 1
LabVIEW Getting Started Classic
LABVIEW_8.20 Programming from entry to mastery, this is good. [url]https://download.eeworld.com.cn/detail/%E9%93%B6%E5%B0%98/551807[/url]...
快羊加鞭 Download Centre
I am not very good at programming and my thinking is not clear.
The dot matrix LED Chinese character display scrolling made by Proteus. It is required to display 5 characters at the same time and more than 20 characters. I connected it myself and generated a HEX f...
vvlin LED Zone
The data read by CAN is transmitted to TLV5616. There are data coming in, but TLV5616 does not work
#include "system.h" #include "delay.h" #include "oled.h" #include "lcd.h" #define K3 PORTAbits.RA12 unsigned int buffer1; //Define CAN receiving buffer unit unsigned int buffer2; unsigned int buffer3;...
tiansl Microchip MCU
Confusion of circuit analysis
The above is a circuit diagram of a voice splitter for a telephone line. I omitted the ADSL line. The telephone line comes in from the left and is output to the telephone from the right.My current con...
布教的兔子 Analog electronics
MSP430 JTAG Schematic
[i=s]This post was last edited by paulhyde on 2014-9-15 09:18[/i] bu cuo...
3171068906 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 358  2926  1465  239  1640  8  59  30  5  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号