EEWORLDEEWORLDEEWORLD

Part Number

Search

AT40K20LV-3CQI

Description
FPGA, 576 CLBS, 10000 GATES, PQFP208
CategoryProgrammable logic devices    Programmable logic   
File Size728KB,67 Pages
ManufacturerAtmel (Microchip)
Download Datasheet Parametric View All

AT40K20LV-3CQI Overview

FPGA, 576 CLBS, 10000 GATES, PQFP208

AT40K20LV-3CQI Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerAtmel (Microchip)
Parts packaging codeQFP
package instructionQFP,
Contacts160
Reach Compliance Codeunknown
Other featuresMAXIMUM USABLE GATES 30000
Combined latency of CLB-Max3.4 ns
JESD-30 codeS-PQFP-G160
length28 mm
Humidity sensitivity level1
Configurable number of logic blocks1024
Equivalent number of gates20000
Number of terminals160
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1024 CLBS, 20000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)225
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height3.6 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width28 mm
Base Number Matches1
Features
Ultra High Performance
– System Speeds to 100 MHz
– Array Multipliers > 50 MHz
– 10 ns Flexible SRAM
– Internal Tri-state Capability in Each Cell
FreeRAM
– Flexible, Single/Dual Port, Synchronous/Asynchronous 10 ns SRAM
– 2,048 - 18,432 Bits of Distributed SRAM Independent of Logic Cells
128 - 384 PCI Compliant I/Os
– 3V/5V Capability
– Programmable Output Drive
– Fast, Flexible Array Access Facilitates Pin Locking
– Pin-compatible with XC4000, XC5200 FPGAs
8 Global Clocks
– Fast, Low Skew Clock Distribution
– Programmable Rising/Falling Edge Transitions
– Distributed Clock Shutdown Capability for Low Power Management
– Global Reset/Asynchronous Reset Options
– 4 Additional Dedicated PCI Clocks
Cache Logic
®
Dynamic Full/Partial Re-configurability In-System
– Unlimited Re-programmability via Serial or Parallel Modes
– Enables Adaptive Designs
– Enables Fast Vector Multiplier Updates
– QuickChange
Tools for Fast, Easy Design Changes
Pin-compatible Package Options
– Plastic Leaded Chip Carriers (PLCC)
– Thin, Plastic Quad Flat Packs (LQFP, TQFP, PQFP)
– Ball Grid Arrays (BGAs)
Industry-standard Design Tools
– Seamless Integration (Libraries, Interface, Full Back-annotation) with
Concept
®
, Everest, Exemplar
, Mentor
®
, OrCAD
®
, Synario
, Synopsys
®
,
Verilog
®
, Veribest
®
, Viewlogic
®
, Synplicity
®
– Timing Driven Placement & Routing
– Automatic/Interactive Multi-chip Partitioning
– Fast, Efficient Synthesis
– Over 75 Automatic Component Generators Create 1000s
of Reusable, Fully Deterministic Logic and RAM Functions
Intellectual Property Cores
– Fir Filters, UARTs, PCI, FFT and Other System Level Functions
Easy Migration to Atmel Gate Arrays for High Volume Production
Supply Voltage 5V for AT40K, and 3.3V for AT40KLV
5K - 50K Gates
Coprocessor
FPGA with
FreeRAM
AT40K05
AT40K05LV
AT40K10
AT40K10LV
AT40K20
AT40K20LV
AT40K40
AT40K40LV
Rev. 0896C–FPGA–04/02
1
LED screen has a new product
[align=center][color=rgb(51, 51, 51)][font="][url=https://www.eeworld.com.cn/LED/2018/ic-news070912657.html][size=4]The first batch of 30 sets of circular LED screens with a diameter of only 300mm fro...
EEWORLD社区 Integrated technical exchanges
【Download and get a gift!】Selected PI InnoSwitch product series documents to add brilliance to your design!
[url=https://www.eeworld.com.cn/huodong/PI_2018_4/index.html]Selected PI InnoSwitch product series documents to add brilliance to your design! Download and get a gift [/url] [font=微软雅黑][size=3]The eve...
EEWORLD社区 Power technology
coreislocked-up
具体情况为:1、我的ICF文件如下:define symbol __ICFEDIT_intvec_start__ = 0x08000000;define symbol __ICFEDIT_region_ROM_start__ = 0x08000000 ;define symbol __ICFEDIT_region_ROM_end__ = 0x0807FFFF;define symbol __ICF...
lifuguo stm32/stm8
We need a senior hardware engineer working on TI DSP
Job Responsibilities: 1. Design of embedded device system solutions based on TI DSP. 2. Design of hardware circuit principles based on TI DSP. 3. Solve technical problems encountered in driver develop...
etrafficvision Recruitment
Advantages of WinCE 6.0 over 5.0
I believe that some experts are already working on wince6.0. I would like to ask, what are the obvious advantages of it over 5.0? What functions have been added? Has the D3DM driver been added? What i...
weiyingwu Embedded System
Does anyone know where I can get a custom motor?
Does anyone know where I can get a custom motor? ? I need a BLDC, 24V, 3A current, 72W power, 8000~1WRPM rated speed, 0.07Nm maximum torque. The motor shaft length needs to be 80mm. The shaft diameter...
安_然 DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2876  469  513  2575  2085  58  10  11  52  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号