EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61DDP2B251236C1-400B4

Description
DDR SRAM, 512KX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165
Categorystorage    storage   
File Size882KB,32 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Parametric View All

IS61DDP2B251236C1-400B4 Overview

DDR SRAM, 512KX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165

IS61DDP2B251236C1-400B4 Parametric

Parameter NameAttribute value
Objectid8087744413
package instructionLBGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN code3A991.B.2.A
YTEOL6.7
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
length15 mm
memory density18874368 bit
Memory IC TypeDDR SRAM
memory width36
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
IS61DDP2B21M18C/C1/C2
IS61DDP2B251236C/C1/C2
1Mx18, 512Kx36
18Mb DDR-IIP (Burst 2) CIO SYNCHRONOUS SRAM
(2.0 Cycle Read Latency)
FEATURES
512Kx36 and 1Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data valid
window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and write
input ports.
2.0 cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x user-
supplied precision resistor.
Data Valid Pin (QVLD).
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (C/C1/C2) is to define options.
IS61DDP2B251236C : Don’t care ODT function
and pin connection
IS61DDP2B251236C1: Option1
IS61DDP2B251236C2: Option2
Refer to more detail description at page 6 for each
ODT option.
APRIL 2016
DESCRIPTION
The 18Mb IS61DDP2B251236C/C1/C2 and IS61DDP2B21M18C/C1/C2
are synchronous, high-performance CMOS static random access
memory (SRAM) devices.
These SRAMs have a common I/O bus. The rising edge of K clock
initiates the read/write operation, and all internal operations are self-
timed. Refer to the
Timing Reference Diagram for Truth Table
for a
description of the basic operations of these DDR-IIP (Burst of 2) CIO
SRAMs.
Read and write addresses are registered on alternating rising
edge of the K clock. Reads and writes are performed in double
data rate.
The following are registered internally on the rising edge of the
K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first burst address
Data-Out for first burst address
The following are registered on the rising edge of the K# clock:
Byte writes
Data-in for second burst address
Data-Out for second burst address
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after the
write address. The first data-in burst is clocked one cycle later
than the write command signal, and the second burst is timed
to the following rising edge of the K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K clock (starting two clock cycles later after read
command). The data-outs from the second burst are updated
with the third rising edge of the K# clock where read command
receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2016 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A
04/18/2016
1
51 microcontroller I/O port simulates SPI to read and write EEPROM
void Spi_Data_Out( uchr length, uchr d ) { for ( ; length > 0 ; length -- ) { Spi_sck = 0; Spi_Delay(0xf); if( d & 0x80 ) Spi_out_port = 1; else Spi_out_port = 0; d0 ; length - - ) { in <<= 1; Spi_sck...
chen_elppa Embedded System
Does anyone know about Windows Auto system?
A system developed specifically for in-vehicle information in the automotive industry?...
yuyangln198 Embedded System
Sigma-Delta ADC Digital Filter Types
[align=left][size=4][color=#000000][backcolor=white]Ever wonder how sigma-delta analog-to-digital converters (ADCs) can achieve such high resolution over varying bandwidths? The secret is in the digit...
Aguilera Microcontroller MCU
EEWORLD University Hall----WEBENCH LED Architect Software Tour
WEBENCH LED Architect Software Tour : https://training.eeworld.com.cn/course/164...
zhangjianee Power technology
How to solve the problem that the microcontroller often freezes when powered on, and how to make it run stably after power on (newbie question)
I need a single chip microcomputer to control a group of circuit breakers and relays at work. I want to modify it myself with a ready-made learning board. However, when powered on, all the indicator l...
geoffreylee599 Embedded System
Remote upgrade of HuaDa MCU HC32L110
Usually, when implementing the IAP function, two project codes need to be written when designing the firmware program. The first project program, namely the BOOT program, does not perform normal funct...
虹芯侠客 51mcu

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 738  461  58  1124  749  15  10  2  23  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号