EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61DDPB251236A-550B4LI

Description
DDR SRAM, 512KX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165
Categorystorage    storage   
File Size522KB,31 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Environmental Compliance
Download Datasheet Parametric View All

IS61DDPB251236A-550B4LI Overview

DDR SRAM, 512KX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165

IS61DDPB251236A-550B4LI Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Objectid1064516250
Parts packaging codeBGA
package instructionLBGA, BGA165,11X15,40
Contacts165
Reach Compliance Codecompliant
Country Of OriginMainland China, Taiwan
ECCN code3A991.B.2.A
YTEOL6.7
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
Maximum clock frequency (fCLK)550 MHz
I/O typeCOMMON
JESD-30 codeR-PBGA-B165
length15 mm
memory density18874368 bit
Memory IC TypeDDR SRAM
memory width36
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX36
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
power supply1.8 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum standby current0.38 A
Maximum slew rate1.1 mA
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
IS61DDPB21M18A/A1/A2
IS61DDPB251236A/A1/A2
1Mx18, 512Kx36
18Mb DDR-IIP(Burst 2) CIO SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
512Kx36 and 1Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
Data Valid Pin (QVLD).
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61DDPB251236A : Don’t care ODT function
and pin connection
IS61DDPB251236A1 : Option1
IS61DDPB251236A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
ADVANCED INFORMATION
JULY 2012
DESCRIPTION
The 18Mb IS61DDPB251236A/A1/A2 and
IS61DDPB21M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have a common I/O bus. The rising
edge of K clock initiates the read/write operation, and all
internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these DDR-IIP (Burst of 2) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first burst addresses
Data-Out for second burst addresses
The following are registered on the rising edge of the K#
clock:
Byte writes
Data-in for second burst addresses
Data-Out for first burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K# clock (starting two and half cycles later after
read command). The data-outs from the second burst are
updated with the fourth rising edge of the K clock where read
command receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
7/05/2012
1
Questions about SDL
Please help me. I need books or documents about SDL and SDT, the simulation tool of SDL. My email address is: ziqiangforever@yahoo.com.cn. Thank you very much....
dingedward Embedded System
How to Easily Achieve 5G Antenna Design Challenges?
[i=s]This post was last edited by qwqwqw2088 on 2020-3-18 09:27[/i]The fifth generation new radio (5G NR) communication framework brings a completely new approach to cellular communications. Thanks to...
qwqwqw2088 Wireless Connectivity
Design of variable frequency power supply based on DSP2407
The variable frequency power supply design based on 2407, I hope it will be helpful to everyone!...
wuluyan502 Analogue and Mixed Signal
DZ60 Flash erase and write problem
The program is as follows, why is the FCCF bit always 1? ? Is this correct? ? ? Please help! ! !#include hidef.h /* for EnableInterrupts macro */#include "derivative.h" /* include peripheral declarati...
shaojie1990 NXP MCU
"Copycat" Zhilin STM32 development board appears online
The real Zhilin boardThe "copycat board" I received from the InternetEven the display is the same [[i] This post was last edited by ddllxxrr on 2010-3-25 14:51 [/i]]...
ddllxxrr stm32/stm8
Watch the keynote speech by Rohde & Schwarz to get a more intuitive understanding of 5G. Fill out the questionnaire to win prizes!
Watch the keynote speech by RohdeSchwarz to get a more intuitive understanding of 5G. Fill out the questionnaire to win prizes!Click to enter the eventEvent time: From now until February 29, 2020 How ...
EEWORLD社区 Integrated technical exchanges

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2036  908  1416  2731  2661  41  19  29  55  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号