EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT2309B-1HDCGI8

Description
IC clk buffer ZD HI drv 16-soic
Categorysemiconductor    Analog mixed-signal IC   
File Size125KB,10 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance  
Download Datasheet Parametric Compare View All

IDT2309B-1HDCGI8 Overview

IC clk buffer ZD HI drv 16-soic

IDT2309B-1HDCGI8 Parametric

Parameter NameAttribute value
Datasheets
IDT2309B
IDT Suffixes
Product Photos
16 SOIC
PCN Obsolescence/ EOL
Multiple Devices 29/Oct/2013
Standard Package2,500
CategoryIntegrated Circuits (ICs)
FamilyClock/Timing - Clock Generators, PLLs, Frequency Synthesizers
PackagingTape & Reel (TR)
TypeZero Delay Buffe
PLLYes with Bypass
InpuLVTTL
OutpuLVTTL
Number of Circuits1
Ratio - InpuOutpu
Differential - InpuOutpu
Frequency - Max133MHz
Divider/MultiplieNo/N
Voltage - Supply3 V ~ 3.6 V
Operating Temperature-40°C ~ 85°C
Mounting TypeSurface Mou
Package / Case16-SOIC (0.154", 3.90mm Width)
Supplier Device Package16-SOIC
Other Names2309B-1HDCGI8
IDT2309B
3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY
CLOCK BUFFER
IDT2309B
FEATURES:
• Phase-Lock Loop Clock Distribution
• 10MHz to 133MHz operating frequency
• Distributes one clock input to one bank of five and one bank of
four outputs
• Separate output enable for each output bank
• Output Skew < 250ps
• Low jitter <175 ps cycle-to-cycle
• 50ps typical cycle-to-cycle jitter (15pF, 66MHz)
• IDT2309B-1 for Standard Drive
• IDT2309B-1H for High Drive
• No external RC network required
• Operates at 3.3V V
DD
• Available in SOIC and TSSOP packages
DESCRIPTION:
The IDT2309B is a high-speed phase-lock loop (PLL) clock buffer,
designed to address high-speed clock distribution applications. The zero
delay is achieved by aligning the phase between the incoming clock and
the output clock, operable within the range of 10 to 133MHz.
The IDT2309B is a 16-pin version of the IDT2305B. The IDT2309B
accepts one reference input, and drives two banks of four low skew clocks.
The -1H version of this device operates at up to 133MHz frequency and
has higher drive than the -1 device. All parts have on-chip PLLs which lock
to an input clock on the REF pin. The PLL feedback is on-chip and is
obtained from the CLKOUT pad. In the absence of an input clock, the
IDT2309B enters power down, and the outputs are tri-stated. In this mode,
the device will draw less than 25µA.
The IDT2309B is characterized for both Industrial and Commercial
operation.
FUNCTIONAL BLOCK DIAGRAM
16
CLKOUT
1
REF
PLL
2
CLKA1
3
CLKA2
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
6
CLKB1
7
CLKB2
10
CLKB3
11
CLKB4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2012
Integrated Device Technology, Inc.
AUGUST 2012
DSC 6996/3

IDT2309B-1HDCGI8 Related Products

IDT2309B-1HDCGI8 IDT2309B-1HDCG8 IDT2309B-1HPGG8 IDT2309B-1HPGGI8 IDT2309B-1HDCG IDT2309B-1DCG IDT2309B-1HPGG IDT2309B-1DCG8
Description IC clk buffer ZD HI drv 16-soic IC clk buffer ZD HI drv 16-soic IC clk buffer ZD HI drv 16-tssop IC clk buffer ZD HI drv 16-tssop IC clk buffer high drive 16-soic IC clk buffer ZD 3.3V 16-soic IC clk buffer high drive 16tssop IC clk buffer ZD std drv 16-soic

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2511  2073  320  1187  2930  51  42  7  24  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号