EEWORLDEEWORLDEEWORLD

Part Number

Search

SI5310-GM

Description
IC clock mult/regenerater 20mlp
CategoryWireless rf/communication    Telecom circuit   
File Size383KB,26 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric Compare View All

SI5310-GM Online Shopping

Suppliers Part Number Price MOQ In stock  
SI5310-GM - - View Buy Now

SI5310-GM Overview

IC clock mult/regenerater 20mlp

SI5310-GM Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Parts packaging codeDFN
package instructionHVQCCN,
Contacts20
Reach Compliance Codeunknown
appSONET;SDH
JESD-30 codeS-XQCC-N20
JESD-609 codee4
length4 mm
Humidity sensitivity level3
Number of functions1
Number of terminals20
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialUNSPECIFIED
encapsulated codeHVQCCN
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height0.9 mm
Nominal supply voltage2.5 V
surface mountYES
Telecom integrated circuit typesATM/SONET/SDH CLOCK RECOVERY CIRCUIT
Temperature levelINDUSTRIAL
Terminal surfaceNICKEL PALLADIUM GOLD
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width4 mm
Si5310
P
R E C I S I O N
C
L O C K
M
U L T I P L I E R
/ R
E G E N E R A T O R
IC
Features
Complete precision clock multiplier and clock regenerator device:
Performs clock multiplication to one
of two frequency ranges:
150–167 MHz or 600–668 MHz
Jitter generation as low as
0.5 ps
rms
for 622 MHz output
Accepts input clock from
9.4–668 MHz
Regenerates a “clean”, jitter-
attenuated version of input clock
DSPLL™ technology provides
superior jitter performance
Small footprint: 4 x 4 mm
Low power: 310 mW typical
ROHS-compliant Pb-free
packaging option available
Ordering Information:
See page 21.
Applications
SONET/SDH systems
Terabit routers
Digital cross connects
Optical transceiver modules
Gigabit Ethernet systems
Fibre channel
Pin Assignments
Si5310
MULTOUT+
MULTOUT–
15
MULTSEL
Description
REXT
1
2
3
4
5
20 19 18 17 16
PWRDN
VDD
CLKOUT+
CLKOUT–
VDD
The Si5310 is a fully integrated low-power clock multiplier and clock
regenerator IC. The clock multiplier generates an output clock that is an
integer multiple of the input clock. The clock regenerator operates
simultaneously, creating a “clean” version of the input clock by using the
clock synthesis phase-locked loop (PLL) to remove unwanted jitter and
square up the input clock’s rising and falling edges. The Si5310 uses
Silicon Laboratories patented DSPLL
®
architecture to achieve superior
jitter performance while eliminating the analog loop filter found in
traditional PLL designs with a digital signal-processing algorithm.
The Si5310 represents a new standard in low jitter, small size, low power,
and ease-of-use for clock devices. It operates from a single 2.5 V supply
over the industrial temperature range (–40 to 85 °C).
VDD
GND
REFCLK+
REFCLK–
GND
NC
GND
Pad
14
13
12
11
6
LOL
7
VDD
8
GND
9
CLKIN+
10
CLKIN–
Functional Block Diagram
Regeneration
BUF
2
CLKOUT+
CLKOUT–
CLKIN+
CLKIN–
2
BUF
DSPLL
®
Phase-Locked
Loop
Calibration
2
PWRDN/CAL
MULTOUT+
MULTOUT–
LOL
BUF
2
Bias Gen
REFCLK+
REFCLK–
MULTSEL
REXT
Rev. 1.2 8/06
Copyright © 2006 by Silicon Laboratories
Si5310

SI5310-GM Related Products

SI5310-GM SI5310-BM
Description IC clock mult/regenerater 20mlp IC clock multiplier/regen 20mlp
Is it Rohs certified? conform to incompatible
Maker Silicon Laboratories Inc Silicon Laboratories Inc
Parts packaging code DFN DFN
package instruction HVQCCN, HVQCCN,
Contacts 20 20
Reach Compliance Code unknown unknow
app SONET;SDH SONET;SDH
JESD-30 code S-XQCC-N20 S-XQCC-N20
JESD-609 code e4 e0
length 4 mm 4 mm
Humidity sensitivity level 3 3
Number of functions 1 1
Number of terminals 20 20
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Package body material UNSPECIFIED UNSPECIFIED
encapsulated code HVQCCN HVQCCN
Package shape SQUARE SQUARE
Package form CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius) 260 260
Certification status Not Qualified Not Qualified
Maximum seat height 0.9 mm 0.9 mm
Nominal supply voltage 2.5 V 2.5 V
surface mount YES YES
Telecom integrated circuit types ATM/SONET/SDH CLOCK RECOVERY CIRCUIT ATM/SONET/SDH CLOCK RECOVERY CIRCUIT
Temperature level INDUSTRIAL INDUSTRIAL
Terminal surface NICKEL PALLADIUM GOLD TIN LEAD
Terminal form NO LEAD NO LEAD
Terminal pitch 0.5 mm 0.5 mm
Terminal location QUAD QUAD
Maximum time at peak reflow temperature 40 40
width 4 mm 4 mm

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2832  2678  2720  2093  2528  58  54  55  43  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号