EEWORLDEEWORLDEEWORLD

Part Number

Search

89HPES16NT2ZABCG

Description
PCI Bus Controller, PBGA484, 23 X 23 MM, 1 MM PITCH, GREEN, CABGA-484
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size574KB,29 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

89HPES16NT2ZABCG Overview

PCI Bus Controller, PBGA484, 23 X 23 MM, 1 MM PITCH, GREEN, CABGA-484

89HPES16NT2ZABCG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeBGA
package instructionLBGA,
Contacts484
Reach Compliance Codecompliant
ECCN code3A001.A.3
Address bus width
Bus compatibilityPCI
maximum clock frequency125 MHz
External data bus width
JESD-30 codeS-PBGA-B484
JESD-609 codee1
length23 mm
Humidity sensitivity level3
Number of terminals484
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.69 mm
Maximum supply voltage1.1 V
Minimum supply voltage0.9 V
Nominal supply voltage1 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width23 mm
uPs/uCs/peripheral integrated circuit typeBUS CONTROLLER, PCI
Base Number Matches1
16-Lane 2-Port Non-Transparent
PCI Express® Switch
®
89HPES16NT2
Data Sheet
Advance Information*
Device Overview
The 89HPES16NT2 is a member of the IDT PRECISE™ family of
PCI Express® switching solutions offering the next-generation I/O inter-
connect standard. The PES16NT2 is a 16-lane, 2-port peripheral chip
that provides high-performance switching and non-transparent bridging
(NTB) functions between a PCIe® upstream port and an NTB down-
stream port. The PES16NT2 is a part of the IDT PCIe System Intercon-
nect Products and is intended to be used with IDT PCIe System
Interconnect Switches. Together, the chipset targets multi-host and intel-
ligent I/O applications such as communications, storage, and blade
servers where inter-domain communication is required.
Features
High Performance PCI Express Switch
Sixteen PCI Express lanes (2.5Gbps), two switch ports
Delivers 64 Gbps (8 GBps) of aggregate switching capacity
Low latency cut-through switch architecture
Support for Max Payload size up to 2048 bytes
Supports one virtual channel and eight traffic classes
PCI Express Base specification Revision 1.0a compliant
Flexible Architecture with Numerous Configuration Options
Supports automatic per port link width negotiation (x8, x4, x2,
or x1)
Static lane reversal on all ports
Automatic polarity inversion on all lanes
Supports locked transactions, allowing use with legacy soft-
ware
Ability to load device configuration from serial EEPROM
Ability to control device via SMBus
Non-Transparent Port
Crosslink support on NTB port
Four mapping windows supported
Each may be configured as a 32-bit memory or I/O window
May be paired to form a 64-bit memory window
Interprocessor communication
Thirty-two inbound and outbound doorbells
Four inbound and outbound message registers
Two shared scratchpad registers
Allows up to sixteen masters to communicate through the non-
transparent port
No limit on the number of supported outstanding transactions
through the non-transparent bridge
Completely symmetric non-transparent bridge operation
allows similar/same configuration software to be run
Supports direct connection to a transparent or non-transparent
port of another switch
Highly Integrated Solution
Requires no external components
Incorporates on-chip internal memory for packet buffering and
queueing
Integrates sixteen 2.5 Gbps embedded full duplex SerDes, 8B/
10B encoder/decoder (no separate transceivers needed)
Block Diagram
2-Port Switch Core
Frame Buffer
Route Table
Port
Arbitration
Scheduler
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Non-
Transparent
Bridge
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
...
...
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
16 PCI Express Lanes
x8 Upstream Port and One x8 Downstream Port
Figure 1 Internal Block Diagram
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 29
©
2007 Integrated Device Technology, Inc.
*Notice: The information in this document is subject to change without notice
November 12, 2007
DSC 6925
Advance Information

89HPES16NT2ZABCG Related Products

89HPES16NT2ZABCG 89HPES16NT2ZABC
Description PCI Bus Controller, PBGA484, 23 X 23 MM, 1 MM PITCH, GREEN, CABGA-484 PCI Bus Controller, PBGA484, 23 X 23 MM, 1 MM PITCH, CABGA-484
Is it lead-free? Lead free Contains lead
Is it Rohs certified? conform to incompatible
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code BGA BGA
package instruction LBGA, LBGA,
Contacts 484 484
Reach Compliance Code compliant not_compliant
ECCN code 3A001.A.3 3A001.A.3
Bus compatibility PCI PCI
maximum clock frequency 125 MHz 125 MHz
JESD-30 code S-PBGA-B484 S-PBGA-B484
JESD-609 code e1 e0
length 23 mm 23 mm
Humidity sensitivity level 3 3
Number of terminals 484 484
Maximum operating temperature 70 °C 70 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LBGA LBGA
Package shape SQUARE SQUARE
Package form GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius) 260 225
Certification status Not Qualified Not Qualified
Maximum seat height 1.69 mm 1.69 mm
Maximum supply voltage 1.1 V 1.1 V
Minimum supply voltage 0.9 V 0.9 V
Nominal supply voltage 1 V 1 V
surface mount YES YES
technology CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL
Terminal surface Tin/Silver/Copper (Sn/Ag/Cu) TIN LEAD
Terminal form BALL BALL
Terminal pitch 1 mm 1 mm
Terminal location BOTTOM BOTTOM
Maximum time at peak reflow temperature 30 20
width 23 mm 23 mm
uPs/uCs/peripheral integrated circuit type BUS CONTROLLER, PCI BUS CONTROLLER, PCI
Using C language to implement TMS320C2X/C5X application
[size=14px]1. Memory Mode[/size][align=left][size=14px][size=2]The TMS320C2X/C5X fixed-point processor has two types of memory: program memory and data memory. The program memory mainly contains execu...
Aguilera Microcontroller MCU
Compiling MFC
Why can't SMDK2410 SDK compile MFC?...
napolun Embedded System
Nuclear batteries! My great-grandfather's great-grandfather has been using them, and they still have power!
Reposted from: The famous PCB brother [align=left][color=rgb(62, 62, 62)]I don't know how many D friends have seen the picture below. [/color][/align] [align=left][color=rgb(62, 62, 62)]Yes, I can onl...
木犯001号 Power technology
MSP432 development board serial port debugging
Get the MSP432P401R evaluation board v1.0 (please note that the hardware schematic diagram currently found on the Texas Instruments official website is v2.0, and the serial port pins of v1.0 are RXD a...
fish001 Microcontroller MCU
645 protocol reading electric meter problem
I can't read the meter data. The source code is as follows: Please give me some advice. Thank you very much. I am a newbie and don't know where to check my points. If the problem is solved, I will get...
xsyxxxxx Embedded System
TEC Controller
Anyone interested can take a look....
duwang Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1860  296  2071  2752  2612  38  6  42  56  53 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号