EEWORLDEEWORLDEEWORLD

Part Number

Search

PDU54-100MC4

Description
4-BIT, ECL-INTERFACED PROGRAMMABLE DELAY LINE (SERIES PDU54)
Categorylogic    logic   
File Size142KB,4 Pages
ManufacturerData Delay Devices
Download Datasheet Parametric View All

PDU54-100MC4 Overview

4-BIT, ECL-INTERFACED PROGRAMMABLE DELAY LINE (SERIES PDU54)

PDU54-100MC4 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerData Delay Devices
Parts packaging codeSOIC
package instructionSMD-24
Contacts24
Reach Compliance Codecompli
JESD-30 codeR-XDSO-G24
length32.512 mm
Logic integrated circuit typeACTIVE DELAY LINE
Number of functions1
Number of taps/steps15
Number of terminals24
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Output characteristicsOPEN-EMITTER
Output polarityTRUE
Package body materialUNSPECIFIED
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
programmable delay lineYES
Certification statusNot Qualified
Maximum seat height9.652 mm
surface mountYES
technologyECL
Temperature levelMILITARY
Terminal formGULL WING
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Total delay nominal (td)1.5 ns
PDU54
4-BIT, ECL-INTERFACED
PROGRAMMABLE DELAY LINE
(SERIES PDU54)
FEATURES
Digitally programmable in 16 delay steps
Monotonic delay-versus-address variation
Precise and stable delays
Input & outputs fully 100K-ECL interfaced & buffered
Available in 24-pin DIP (600 mil) socket or SMD
PDU54-xx DIP
PDU54-xxM Military DIP
N/C
N/C
GND
N/C
N/C
N/C
N/C
N/C
GND
OUT
N/C
N/C
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
data
3
delay
devices,
inc.
PACKAGES
IN
N/C
VEE
A3
N/C
N/C
A2
A1
VEE
A0
N/C
N/C
N/C
N/C
GND
N/C
N/C
N/C
N/C
N/C
GND
OUT
N/C
N/C
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
IN
N/C
VEE
A3
N/C
N/C
A2
A1
VEE
A0
N/C
N/C
PDU54-xxC4 SMD
PDU54-xxMC4 Mil SMD
FUNCTIONAL DESCRIPTION
The PDU54-series device is a 4-bit digitally programmable delay line. The
delay, TD
A
, from the input pin (IN) to the output pin (OUT) depends on the
address code (A3-A0) according to the following formula:
TD
A
= TD
0
+ T
INC
* A
PIN DESCRIPTIONS
IN
OUT
A3-A0
VEE
GND
Signal Input
Signal Output
Address Bits
-5 Volts
Ground
where A is the address code, T
INC
is the incremental delay of the device, and TD
0
is the inherent delay of
the device. The incremental delay is specified by the dash number of the device and can range from
100ps through 3000ps, inclusively. The address is not latched and must remain asserted during normal
operation.
SERIES SPECIFICATIONS
Total programmed delay tolerance:
5% or 40ps,
whichever is greater
Inherent delay (TD
0
):
3.3ns typical
Address to input setup (T
AIS
):
2.9ns
Operating temperature:
0° to 85° C
Temperature coefficient:
100PPM/°C (excludes TD
0
)
Supply voltage V
EE
:
-5VDC
±
0.7V
Power Supply Current:
-300ma typical (50Ω to -2V)
Minimum pulse width:
3ns or 10% of total delay,
whichever is greater
Minimum period:
8ns or 2 x pulse width, whichever
is greater
A
i-1
PW
IN
IN
TD
A
OUT
Figure 1: Timing Diagram
1997
Data Delay Devices
DASH NUMBER SPECIFICATIONS
Part
Number
PDU54-100
PDU54-200
PDU54-250
PDU54-400
PDU54-500
PDU54-750
PDU54-1000
PDU54-1200
PDU54-1500
PDU54-2000
PDU54-2500
PDU54-3000
Incremental Delay
Per Step (ps)
100
±
50
200
±
60
250
±
60
400
±
80
500
±
100
750
±
100
1000
±
200
1200
±
200
1500
±
200
2000
±
400
2500
±
400
3000
±
500
Total Delay
Change (ns)
1.50
3.00
3.75
6.00
7.50
11.25
15.00
18.00
22.50
30.00
37.50
45.00
A3-A0
A
i
T
OAX
T
AIS
NOTE: Any dash number between 100 and 3000
not shown is also available.
PW
OUT
Doc #98004
3/18/98
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
1
Please give me the C language program for this schematic diagram
[size=4]The left switch controls each light individually, and the three switches on the right display three patterns respectively~ Thank you~[/size]...
gdlgc100 51mcu
What is the bus driving capability?
I have seen many books on microcomputer principles mentioning the so-called bus driving capability, and that the 8286 data transceiver chip can be used to increase the bus driving capability. I don't ...
sockit Embedded System
Questions about PIC external interrupts
Hey guys, I'm new to PIC and I can't figure out the external interrupt. I wrote it in C like this. Please give me some advice. I use PIC12F675. #includepic12f675.h void delay(int g) { unsigned int i; ...
wang000 Microchip MCU
UART interrupt advice
I'm learning UART programming recently. I wrote a simple send, but when I debugged it, I found that the program could not jump into the interrupt service routine.1. UART interrupt is enabled;2. The se...
zxf1029 Microcontroller MCU
Key concepts and definitions of 5G mmWave OTA testing
Prior to 5G, most wireless device testing was performed using a conducted approach. This included testing modem chipsets, radio frequency (RF) parametric testing, and full device functionality and per...
Jacktang Wireless Connectivity
Taking into account both performance and efficiency, TI DSP helps NEC build top-level 3G base stations
-->Cache related Miss/Related article NEC has selected TI's DSP products in its WCDMA macro base station series, thus successfully realizing the deployment of the most advanced 3G base stations . TI's...
weifen DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2102  283  56  2266  1639  43  6  2  46  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号