EEWORLDEEWORLDEEWORLD

Part Number

Search

88P8341BHGI

Description
IC spi3-spi4 exchange 820-pbga
Categorysemiconductor    Other integrated circuit (IC)   
File Size537KB,96 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance  
Download Datasheet View All

88P8341BHGI Online Shopping

Suppliers Part Number Price MOQ In stock  
88P8341BHGI - - View Buy Now

88P8341BHGI Overview

IC spi3-spi4 exchange 820-pbga

SPI EXCHANGE SPI-3 TO SPI-4
Issue 1.0
FEATURES
IDT88P8341
Functionality
-
Low speed to high speed SPI exchange device
-
Logical port (LP) mapping (SPI-3 <-> SPI-4) tables per direction
-
Per LP configurable memory allocation
-
Maskable interrupts for fatal errors
-
Fragment and burst length configurable per interface: min 16 bytes,
max 256 bytes
Standard Interfaces
-
OIF SPI-3: 8 or 32 bit, 19.44-133 MHz, 256 address range, 64
concurrently active LPs per interface
- One OIF SPI-4 phase 2: 80 - 400 MHz, 256 address range, 64
concurrently active LPs
- SPI-4 FIFO status channel options:
LVDS full-rate
LVTTL eighth-rate
- Compatible with Network Processor Streaming Interface (NPSI)
NPE-Framer mode of operation
- SPI-4 ingress LVDS automatic bit alignment and lane de-skew over
the entire frequency range
- SPI-4 egress LVDS programmable lane pre-skew 0.1 to 0.3 cycle
- IEEE 1149.1 JTAG
- Serial or parallel microprocessor interface for control and monitoring
Full Suite of Performance Monitoring Counters
-
Number of packets
-
Number of fragments
-
Number of errors
-
Number of bytes
Green parts available, see ordering information
APPLICATIONS
Ethernet transport
SONET / SDH packet transport line cards
Broadband aggregation
Multi-service switches
IP services equipment
DESCRIPTION
The IDT88P8341 is a SPI (System Packet Interface) Exchange with a SPI-
3 interface and a SPI-4 interface. The data that enter on the low speed interface
(SPI-3) are mapped to logical identifiers (LIDs) and enqueued for transmission
over the high speed interface (SPI-4). The data that enter on the high speed
interface (SPI-4) are mapped to logical identifiers (LIDs) and enqueued for
transmission over the low speed interface (SPI-3). A data flow between SPI-
3 and SPI-4 interfaces is accomplished with LID maps. The logical port
addresses and number of entries in the LID maps may be dynamically
configured. Various parameters of a data flow may be configured by the user
such as buffer memory size and watermarks. In a typical application, the
IDT88P8341 enables connection of a SPI-3 device to a SPI-4 network
processor. In other applications a SPI-4 device may be connected to a SPI-3
network processor or traffic manager.
FUNCTIONAL BLOCK DIAGRAM
SPI-3 to SPI-4 PFP
SPI-3
64 Logical Ports
SPI-4 to SPI-3 PFP
SPI-4
64 Logical
Ports
JTAG IF
Uproc IF
Clock Generator
Control Path
Data Path
PFP = Packet Fragment Processor
6372 drw01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc
INDUSTRIAL TEMPERATURE RANGE
1
2006
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
APRIL 2006
DSC-6372/9

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 271  989  365  2242  824  6  20  8  46  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号