EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C4285V-15ASC

Description
IC fifo 64kx18 synchronous 64qfp
Categorystorage    storage   
File Size457KB,25 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric Compare View All

CY7C4285V-15ASC Overview

IC fifo 64kx18 synchronous 64qfp

CY7C4285V-15ASC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerCypress Semiconductor
Parts packaging codeQFP
package instructionLFQFP, QFP64,.47SQ,20
Contacts64
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time10 ns
Other featuresRETRANSMIT
Maximum clock frequency (fCLK)66 MHz
period time15 ns
JESD-30 codeS-PQFP-G64
JESD-609 codee0
length10 mm
memory density1179648 bit
Memory IC TypeOTHER FIFO
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals64
word count65536 words
character code64000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize64KX18
Output characteristics3-STATE
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP64,.47SQ,20
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)220
power supply3.3 V
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum standby current0.004 A
Maximum slew rate0.03 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width10 mm
Base Number Matches1
CY7C4255V
CY7C4275V
CY7C4285V
8 K/32 K/64 K × 18 Low Voltage
Deep Sync FIFOs
8 K/32 K/64 K × 18 Low Voltage Deep Sync FIFOs
Features
Functional Description
The CY7C4255/75/85V are high speed, low power, first-in
first-out (FIFO) memories with clocked read and write interfaces.
All are 18 bits wide and are pin and functionally compatible to the
CY7C42X5V Synchronous FIFO family. The CY7C4255/75/85V
can be cascaded to increase FIFO depth. Programmable
features include Almost Full/Almost Empty flags. These FIFOs
provide solutions for a wide variety of data buffering needs,
including high speed data acquisition, multiprocessor interfaces,
and communications buffering.
These FIFOs have 18-bit input and output ports that are
controlled by separate clock and enable signals. The input port
is controlled by a free-running clock (WCLK) and a write enable
pin (WEN).
When WEN is asserted, data is written into the FIFO on the rising
edge of the WCLK signal. While WEN is held active, data is
continually written into the FIFO on each cycle. The output port
is controlled in a similar manner by a free-running read clock
(RCLK) and a read enable pin (REN). In addition, the
CY7C4255/75/85V have an output enable pin (OE). The read
and write clocks may be tied together for single-clock operation
or the two clocks may be run independently for asynchronous
read or write applications. Clock frequencies up to 67 MHz are
achievable.
Retransmit and Synchronous Almost Full/Almost Empty flag
features are available on these devices.
Depth expansion is possible using the cascade input (WXI, RXI),
cascade output (WXO, RXO), and First Load (FL) pins. The
WXO and RXO pins are connected to the WXI and RXI pins of
the next device, and the WXO and RXO pins of the last device
must be connected to the WXI and RXI pins of the first device.
The FL pin of the first device is tied to VSS and the FL pin of all
the remaining devices must be tied to VCC.
For a complete list of related documentation,
click here.
3.3 V operation for low power consumption and easy integration
into low voltage systems
High speed, low power, first-in first-out (FIFO) memories
8 K × 18 (CY7C4255V)
32 K × 18 (CY7C4275V)
64 K × 18 (CY7C4285V)
0.35 micron CMOS for optimum speed and power
High speed 100 MHz operation (10 ns read/write cycle times)
Low power
I
CC
= 30 mA
I
SB
= 4 mA
Fully asynchronous and simultaneous read and write operation
Empty, Full, Half Full, and programmable Almost Empty and
Almost Full status flags
Retransmit function
Output Enable (OE) pin
Independent read and write enable pins
Supports free running 50% duty cycle clock inputs
Width Expansion Capability
Depth Expansion Capability
64-pin 10 × 10 STQFP
Pin compatible density upgrade to CY7C42X5V-ASC families
Pin compatible 3.3 V solutions for CY7C4255/75/85V
Selection Guide
Parameter
Maximum Frequency (MHz)
Maximum Access Time (ns)
Minimum Cycle Time (ns)
Minimum Data or Enable Setup (ns)
Minimum Data or Enable Hold (ns)
Maximum Flag Delay (ns)
Active Power Supply Current (I
CC1
) (mA)
Commercial
Industrial
7C4255/75/85V-10
100
8
10
3.5
0
8
30
7C4255/75/85V-15
66.7
10
15
4
0
10
30
35
Cypress Semiconductor Corporation
Document Number: 38-06012 Rev. *F
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised November 20, 2014

CY7C4285V-15ASC Related Products

CY7C4285V-15ASC CY7C4255V-15ASI
Description IC fifo 64kx18 synchronous 64qfp IC fifo 8kx18 synchronous 64qfp

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2694  1374  2792  2769  1469  55  28  57  56  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号