EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDPB44M18B2-400B4L

Description
QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165
Categorystorage    storage   
File Size924KB,33 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Parametric View All

IS61QDPB44M18B2-400B4L Overview

QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165

IS61QDPB44M18B2-400B4L Parametric

Parameter NameAttribute value
Objectid8065717167
package instructionLBGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN code3A991.B.2.A
YTEOL6.8
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
length15 mm
memory density75497472 bit
Memory IC TypeQDR SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count4194304 words
character code4000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize4MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width13 mm
IS61QDPB44M18B/B1/B2
IS61QDPB42M36B/B1/B2
4Mx18, 2Mx36
72Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V V
REF
.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (B/B1/B2) is to define options.
IS61QDPB42M36B : Don’t care ODT function
and pin connection
IS61QDPB42M36B1: Option1
IS61QDPB42M36B2: Option2
Refer to more detail description at page 6 for each
ODT option.
DECEMBER 2015
DESCRIPTION
The 72Mb IS61QDPB42M36B/B1/B2 and
IS61QDPB44M18B/B1/B2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these QUADP (Burst of 4) SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data
rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K# clock (starting 2.5 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the fourth and fifth rising
edges of the K clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A2
12/01/2015
1
Recommendations for pad and steel mesh design of asymmetric packaged power chips
Power management chips are widely used in board-level power systems, including controllers and power MOSFETs. However, for high-current power management chips, based on the technical characteristics o...
qwqwqw2088 Power technology
How to achieve 20m ultrasonic distance measurement
I have done ultrasonic ranging before, but the range was about 5m. Now I want to reach 20m. I have seen products from SensComp, but the cost is too high, and all the components are imported. Some peop...
672192076 Embedded System
LM3S8962 Study Notes 3——SD Card Read and Write Routine Analysis
After looking at the routines and related materials provided by lm3s8962, I feel that a transplanted FatFs module is used to implement the reading and writing functions of the SD card. The routine mat...
drjloveyou Microcontroller MCU
Meixin Award Live Broadcast: Supporting Integrated Digital IO Technology for Industrial Systems Registration Open
Meixin Award Live Broadcast: Supporting Integrated Digital IO Technology for Industrial Systems Registration OpenClick here to registerLive broadcast time: 10:00-11:30 am, June 3, 2021Live broadcast t...
EEWORLD社区 Industrial Control Electronics
6748 External mDDR SDRAM Issues
I have a question for you. I am using a 6748 chip, and the DDR interface is connected to mDDR SDRAM. The problem I am facing is that I use a small program to write numbers into the SDRAM and then read...
zhr DSP and ARM Processors
AC regulated power supply with wide range adaptability
Based on extensive investigations and long-term accumulated experience, it is necessary to configure military electronic equipment with high reliability, high performance, and high stability AC stabil...
zbz0529 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 286  1254  1786  1067  2895  6  26  36  22  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号