EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDPB44M18C1-500B4I

Description
QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, FBGA-165
Categorystorage    storage   
File Size897KB,33 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Parametric View All

IS61QDPB44M18C1-500B4I Overview

QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, FBGA-165

IS61QDPB44M18C1-500B4I Parametric

Parameter NameAttribute value
Objectid8226137203
package instructionLBGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN code3A991.B.2.A
YTEOL6.8
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
length15 mm
memory density75497472 bit
Memory IC TypeQDR SRAM
memory width18
Number of functions1
Number of terminals165
word count4194304 words
character code4000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize4MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
IS61QDPB44M18C/C1/C2
IS61QDPB42M36C/C1/C2
4Mx18, 2Mx36
72Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
APRIL 2019
FEATURES
2Mx36 and 4Mx18 configuration available.
Separate independent read and write ports with
concurrent read and write operations.
Max. 567 MHz clock for high bandwidth
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V V
REF
.
HSTL input and output interface.
Full data coherency.
On-chip Delay Locked Loop (DLL) for wide data
valid window.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (C/C1/C2) is to define options.
IS61QDPB42M36C: Don’t care ODT function and
pin connection
IS61QDPB42M36C1: Option1
IS61QDPB42M36C2: Option2
Refer to more detail description at page 6 for each
ODT option.
DESCRIPTION
The 72Mb IS61QDPB42M36C/C1/C2 and IS61QDPB44M18
C/C1/C2 are synchronous, high-performance CMOS static
random access memory (SRAM) devices.
These SRAMs have separate I/Os, eliminating the need for
high-speed bus turnaround. The rising edge of K clock
initiates the read/write operation, and all internal operations
are self-timed.
Refer to the
Timing Reference Diagram for Truth Table
for a
description of the basic operations of these QUADP (Burst of
4) SRAMs. Read and write addresses are registered on
alternating rising edges of the K clock. Reads and writes are
performed in double data rate.
The following are registered internally on the rising edge of the
K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K# clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K# clock (starting 2.5 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the fourth and fifth rising
edges of the K clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2018 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A1
04/24/2019
1
Has anyone bought anything on TI estore? Do I need to pay customs duty?
I want to buy that $55 board, and the shipping fee is free. But is there any tariff?...
youki12345 DSP and ARM Processors
Some MCU information
It's so difficult to write a description! I originally took a screenshot of the introduction to c voice control and application, but I can't post it!...
cqr MCU
ADI's Latest eBooks
This newly launched e-book by ADI is a summary of the applications of [Chemical Analysis and Environmental Monitoring]. The book contains all of ADI's solutions and reference circuits for chemical ana...
enchartment Analog electronics
EEWORLD University Hall - Continuing from the last chapter, let's continue to look at the magical KUKA robot
Continuing from the last time, let’s continue to look at the amazing KUKA robot : https://training.eeworld.com.cn/course/3743Those who said in the last reply that the sensitivity of the KUKA robot is ...
抛砖引玉 Robotics Development
MSP432 MCU takes advantage of real-time operating systems
Developing on 32-bit ARM systems often requires juggling multiple operations at once—in these situations, a real-time operating system (RTOS) comes in handy. MSP432 MCUs offer compatibility with sever...
Jacktang Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1788  2294  1798  583  472  36  47  37  12  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号