EEWORLDEEWORLDEEWORLD

Part Number

Search

8N4Q001KG-1107CDI8

Description
IC osc clock QD freq 10clcc
Categorysemiconductor    Analog mixed-signal IC   
File Size163KB,20 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

8N4Q001KG-1107CDI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
8N4Q001KG-1107CDI8 - - View Buy Now

8N4Q001KG-1107CDI8 Overview

IC osc clock QD freq 10clcc

Quad-Frequency Programmable XO IDT8N4Q001 REV G
DATA SHEET
General Description
The IDT8N4Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum high clock frequency and low phase noise performance.
The device accepts 2.5V or 3.3V supply and is packaged in a small,
lead-free (RoHS 6) 10-lead ceramic 5mm x 7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N4Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to four
independent PLL divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVDS clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.253ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.263ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
GND 3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
DD
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N4Q001
10-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4Q001GCD
REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
Do you know the purpose of the preprocessor flag #error?
This question is very useful in distinguishing a normal guy from a nerd. Only nerds would read the appendix of a C language textbook to find the answer to a question like this. Of course, if you are n...
flystonenj Embedded System
Look who he is in the jar? He can actually dance the lion dance?!
Guess who he is? He can also dance the lion dance, awesome! I can reveal that he is one of the netizens in our forum. (I am not allowed to say anything :lol )...
小娜 Talking
How to remove the red cross on the schematic diagram
[i=s]This post was last edited by huo_hu on 2018-11-13 15:31[/i] It is ERC. I think it is related to the setting of the deletion grid. I changed the deletion grid unit from imperial to metric before. ...
huo_hu PCB Design
ARM launches Cortex-A7 quad-core processor with more power saving
[i=s]This post was last edited by dontium on 2015-1-23 13:19[/i]ARM officially announced the launch of the new ARM Cortex-A7 MPCore processor on Wednesday, which ARM claims will be the most energy-eff...
德州仪器 Analogue and Mixed Signal
Another terrible DEMO: InterruptInitialize failed!!! Please help me, seniors.
InterruptInitialize(SysInt,Interruptevent,NULL,0) This function of mine always returns FALSE. SysInt has been defined in oalintr.h, and the corresponding interrupt processing has been added and enable...
trueve Embedded System
NXP lpc1000 (M0, M3, M4) latest selection table
NXP MCU latest selection table, including LPC11E, LPC12D, LPC18, LPC43.[[i] This post was last edited by zhaojun_xf on 2012-7-25 17:10[/i]]...
ani_hu NXP MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1450  1193  2733  2346  2594  30  25  56  48  53 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号