EEWORLDEEWORLDEEWORLD

Part Number

Search

72V3650L7.5PF

Description
FIFO, 2KX36, 5ns, Synchronous, CMOS, PQFP128, PLASTIC, TQFP-128
Categorystorage    storage   
File Size307KB,36 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

72V3650L7.5PF Overview

FIFO, 2KX36, 5ns, Synchronous, CMOS, PQFP128, PLASTIC, TQFP-128

72V3650L7.5PF Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
package instructionPLASTIC, TQFP-128
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time5 ns
Other featuresRETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE
Maximum clock frequency (fCLK)133.3 MHz
JESD-30 codeR-PQFP-G128
JESD-609 codee0
memory density73728 bit
Memory IC TypeOTHER FIFO
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals128
word count2048 words
character code2000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2KX36
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Encapsulate equivalent codeQFP128,.63X.87,20
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
power supply3.3 V
Certification statusNot Qualified
Maximum standby current0.015 A
Maximum slew rate0.04 mA
Maximum supply voltage (Vsup)3.45 V
Minimum supply voltage (Vsup)3.15 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature20
Base Number Matches1
3.3 VOLT HIGH-DENSITY SUPERSYNC™ II 36-BIT FIFO
1,024 x 36, 2,048 x 36
4,096 x 36, 8,192 x 36
16,384 x 36, 32,768 x 36
65,536 x36, 131,072 x 36
IDT72V3640, IDT72V3650
IDT72V3660, IDT72V3670
IDT72V3680, IDT72V3690
IDT72V36100, IDT72V36110
FEATURES:
Choose among the following memory organizations:
Commercial
IDT72V3640
1,024 x 36
IDT72V3650
2,048 x 36
IDT72V3660
4,096 x 36
IDT72V3670
8,192 x 36
IDT72V3680
16,384 x 36
IDT72V3690
32,768 x 36
IDT72V36100
65,536 x 36
IDT72V36110
131,072 x 36
133 MHz operation (7.5 ns read/write cycle time)
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Big-Endian/Little-Endian user selectable byte representation
5V input tolerant
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in the 128-pin Thin Quad Flat Pack (TQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
D
0
-D
n
(x36, x18 or x9)
WEN
WCLK
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
1,024 x 36, 2,048 x 36
4,096 x 36, 8,192 x 36
16,384 x 36, 32,768 x 36
65,536 x 36, 131,072 x36
WRITE POINTER
READ POINTER
BE
IP
BM
IW
OW
MRS
PRS
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
RCLK
REN
OE
Q
0
-Q
n
(x36, x18 or x9)
4667 drw 01
The SuperSync II FIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2001 Integrated Device Technology, Inc.
APRIL 2001
DSC-4667/3

72V3650L7.5PF Related Products

72V3650L7.5PF 72V3670L7.5PF 72V3680L7.5PF 72V3690L7.5PF 72V3640L7.5PF 72V3660L7.5PF
Description FIFO, 2KX36, 5ns, Synchronous, CMOS, PQFP128, PLASTIC, TQFP-128 FIFO, 8KX36, 5ns, Synchronous, CMOS, PQFP128, PLASTIC, TQFP-128 FIFO, 16KX36, 5ns, Synchronous, CMOS, PQFP128, PLASTIC, TQFP-128 FIFO, 32KX36, 5ns, Synchronous, CMOS, PQFP128, PLASTIC, TQFP-128 FIFO, 1KX36, 5ns, Synchronous, CMOS, PQFP128, PLASTIC, TQFP-128 FIFO, 4KX36, 5ns, Synchronous, CMOS, PQFP128, PLASTIC, TQFP-128
Is it Rohs certified? incompatible incompatible incompatible incompatible incompatible incompatible
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
package instruction PLASTIC, TQFP-128 PLASTIC, TQFP-128 PLASTIC, TQFP-128 PLASTIC, TQFP-128 QFP, QFP128,.63X.87,20 PLASTIC, TQFP-128
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
Maximum access time 5 ns 5 ns 5 ns 5 ns 5 ns 5 ns
Other features RETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE RETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE RETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE RETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE RETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE RETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE
Maximum clock frequency (fCLK) 133.3 MHz 133.3 MHz 133.3 MHz 133.3 MHz 133.3 MHz 133.3 MHz
JESD-30 code R-PQFP-G128 R-PQFP-G128 R-PQFP-G128 R-PQFP-G128 R-PQFP-G128 R-PQFP-G128
JESD-609 code e0 e0 e0 e0 e0 e0
memory density 73728 bit 294912 bit 589824 bit 1179648 bit 36864 bit 147456 bit
Memory IC Type OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO
memory width 36 36 36 36 36 36
Humidity sensitivity level 3 3 3 3 3 3
Number of functions 1 1 1 1 1 1
Number of terminals 128 128 128 128 128 128
word count 2048 words 8192 words 16384 words 32768 words 1024 words 4096 words
character code 2000 8000 16000 32000 1000 4000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C
organize 2KX36 8KX36 16KX36 32KX36 1KX36 4KX36
Exportable YES YES YES YES YES YES
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code QFP QFP QFP QFP QFP QFP
Encapsulate equivalent code QFP128,.63X.87,20 QFP128,.63X.87,20 QFP128,.63X.87,20 QFP128,.63X.87,20 QFP128,.63X.87,20 QFP128,.63X.87,20
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form FLATPACK FLATPACK FLATPACK FLATPACK FLATPACK FLATPACK
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) 240 240 240 240 240 240
power supply 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum standby current 0.015 A 0.015 A 0.015 A 0.015 A 0.015 A 0.015 A
Maximum slew rate 0.04 mA 0.04 mA 0.04 mA 0.04 mA 0.04 mA 0.04 mA
Maximum supply voltage (Vsup) 3.45 V 3.45 V 3.45 V 3.45 V 3.45 V 3.45 V
Minimum supply voltage (Vsup) 3.15 V 3.15 V 3.15 V 3.15 V 3.15 V 3.15 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
Terminal form GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
Terminal pitch 0.5 mm 0.5 mm 0.5 mm 0.5 mm 0.5 mm 0.5 mm
Terminal location QUAD QUAD QUAD QUAD QUAD QUAD
Maximum time at peak reflow temperature 20 20 20 20 20 20
Base Number Matches 1 1 1 1 - -
Driving principle
I have been studying LINUX, its kernel code and drivers. But I seem to have hit a bottleneck now. ~~ I majored in computer software, so I don't know much about hardware. For example, I want to know wh...
Horace88 Embedded System
Multi-way switch, battery inspection instrument
This inspection instrument is developed for a company (UPS, EPS). Ituses photoelectric isolation and high-performance single-chip computers. It has strong anti-interference ability, low power consumpt...
fish001 Analogue and Mixed Signal
Wireless temperature measurement
Wireless temperature measurement...
平行缘分 MCU
EEWORLD University ---- Wildfire FPGA Video Tutorial
WildFire FPGA video tutorial : https://training.eeworld.com.cn/course/5844[Wildfire] FPGA series teaching videos, real hands-on teaching, starting from 0Based on hardware: fully equipped with Wildfire...
木犯001号 FPGA/CPLD
Show off my collection of sound cards
This is the sound card I bought in 1996. It was the popular Kao brand at the time. It had an ISA bus and was plugged into an Intel 80386 DX. I was so happy when my 80386 was upgraded with a 200M hard ...
西门 Talking
【Node.js for Embedded Systems】Electronic version
File download:[hide][/hide]...
dcexpert MicroPython Open Source section

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2437  1572  881  192  2492  50  32  18  4  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号