EEWORLDEEWORLDEEWORLD

Part Number

Search

PT7V4050GATFA22.1184/16.384

Description
PLL/Frequency Synthesis Circuit,
CategoryAnalog mixed-signal IC    The signal circuit   
File Size156KB,7 Pages
ManufacturerDiodes Incorporated
Download Datasheet Parametric View All

PT7V4050GATFA22.1184/16.384 Overview

PLL/Frequency Synthesis Circuit,

PT7V4050GATFA22.1184/16.384 Parametric

Parameter NameAttribute value
Objectid4000497845
package instructionSON,
Reach Compliance Codecompliant
ECCN codeEAR99
YTEOL0
Analog Integrated Circuits - Other TypesPHASE DETECTOR
JESD-30 codeR-PDSO-N16
length20.32 mm
Number of functions1
Number of terminals16
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeSON
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Maximum seat height4.15 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal formNO LEAD
Terminal pitch2.54 mm
Terminal locationDUAL
width10.16 mm
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2
Spring is really the season when everything comes back to life~~~
I saw a lot of old friends who I haven't seen for a long time, haha Murray, Xu__changhua, :)...
soso Talking
2410 WinCE adds three serial port drivers, should the infrared be removed?
I followed the method on the Internet to add three serial port drivers for 2410wince, and changed the registry comment of the infrared part to serial port 3, using the same driver as serial port 1 and...
ld21502839 Embedded System
Looking for high frequency (50M or above) rectifier diodes! ! Very urgent
Hello everyone, can you recommend me a high frequency (50M or above) rectifier diode? ! ! !...
annezuo Embedded System
Sharing the process of WEBENCH design + Inductive Sensing
In the sensor design interface, the first item is [b]Inductive Sensing. I was not sure what it was for, so I designed one to see. [/font][/size][/color][color=rgb(85, 85, 85)][size=12px][font=Tahoma] ...
tianshuihu Analogue and Mixed Signal
STM32 drives DC motor
I use STM32 to output a 50% duty cycle PWM wave. The waveform is correct at the input end of the optocoupler isolation, but it is not correct at the output end. I would like to ask you to help me find...
小冷 stm32/stm8
AlteraFPGA Introduction and Related Technologies
The attachment includes: [size=11pt][b]Transceiver family product introduction, [size=11pt]40-nm[/size][b][size=11pt]transceiver and clock architecture, [b][size=11pt]Design and experiment using[/size...
jyl FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1164  297  720  2382  993  24  6  15  48  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号