EEWORLDEEWORLDEEWORLD

Part Number

Search

CY3764VP44-125AXC

Description
EE PLD, 12 ns, CQCC84
Categorysemiconductor    Programmable logic devices   
File Size2MB,64 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric View All

CY3764VP44-125AXC Overview

EE PLD, 12 ns, CQCC84

CY3764VP44-125AXC Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals84
Maximum operating temperature125 Cel
Minimum operating temperature-55 Cel
Maximum supply/operating voltage5.5 V
Minimum supply/operating voltage4.5 V
Rated supply voltage5 V
Number of input and output buses69
Processing package descriptionCERAMIC, LCC-84
stateDISCONTINUED
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeCHIP CARRIER
surface mountYes
Terminal formJ BEND
Terminal spacing1.27 mm
terminal coatingTIN LEAD
Terminal locationQUAD
Packaging MaterialsCERAMIC, METAL-SEALED COFIRED
Temperature levelMILITARY
organize1 DEDICATED INPUTS, 69 I/O
Maximum FCLK clock frequency80 MHz
Output functionMACROCELL
Programmable logic typeEE PLD
propagation delay TPD12 ns
Dedicated input quantity1
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead (Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised March 7, 2004
Test the AD10 program of the microcontroller through the MSP430F1232 minimum system
Test the MCU program, including the MCU initialization settings, clock, etc., mainly the AD module settings, and write the program through the 1232 routines on the TI official website. 1. Create an IA...
Aguilera Microcontroller MCU
FPGA Design of Convolutional Code Encoding and Decoding in Digital Communication
Introduction to main content (requirements): Understand the encoding and decoding principles of convolutional codes, use VHDL/Verilong to perform convolutional code (2, 1, 4) FPGA design, etc.EndFragm...
120293855 FPGA/CPLD
who can tell me what the mean of /*lint -esym(715,param) */?
I often see the following macro definition in embedded systems. I don't know what it means. Please give me some advice. Thank you. #define PARAM_NOT_REF(param) /*lint -esym(715,param) */...
cattyzeal Embedded System
About LPC2478 in IAR environment, from external flash and external sdram
There are two questions in total. Experts and masters please give me some advice: Question 1: My compilation environment is iar 4.42. I run an example program of LCD in the development board. The exam...
flyingzero Embedded System
How to Regulate Low Voltage Non-Isolated Power Supplies
[align=left][color=rgb(73, 73, 73)][font=Verdana, sans-serif]In my last PowerLab Notes blog post I shared a simple circuit for regulating a low output voltage isolated power supply. But what if you ha...
wstt Power technology
I want to get started with embedded systems by making something practical. Please help me with some ideas.
I have been engaged in the development of application layer software, and now I want to switch to embedded systems. Since I can't find a job in embedded systems, I want to do something myself as a pro...
小小書僮 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1976  23  1584  2494  600  40  1  32  51  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号