EEWORLDEEWORLDEEWORLD

Part Number

Search

CD4051BDMSR

Description
8-CHANNEL, SGL ENDED MULTIPLEXER, CDIP16
CategoryAnalog mixed-signal IC    The signal circuit   
File Size148KB,12 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Download Datasheet Parametric Compare View All

CD4051BDMSR Overview

8-CHANNEL, SGL ENDED MULTIPLEXER, CDIP16

CD4051BDMSR Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerRenesas Electronics Corporation
Parts packaging codeDIP
package instructionMETAL SEALED, CERAMIC, DIP-16
Contacts16
Reach Compliance Codenot_compliant
Analog Integrated Circuits - Other TypesSINGLE-ENDED MULTIPLEXER
JESD-30 codeR-CDIP-T16
JESD-609 codee0
length19.05 mm
Nominal Negative Supply Voltage (Vsup)
Number of channels8
Number of functions1
Number of terminals16
Maximum on-state resistance (Ron)320 Ω
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Encapsulate equivalent codeDIP16,.3
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5/15 V
Certification statusNot Qualified
Maximum seat height5.08 mm
Maximum signal current0.01 A
Maximum supply current (Isup)0.6 mA
Nominal supply voltage (Vsup)15 V
surface mountNO
Maximum disconnect time608 ns
Maximum connection time972 ns
switchBREAK-BEFORE-MAKE
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width7.62 mm
Base Number Matches1
CD4051BMS, CD4052BMS
CD4053BMS
December 1992
CMOS Analog
Multiplexers/Demultiplexers*
Description
CD4051BMS, CD4052BMS and CD4053BMS analog multi-
plexers/demultiplexers are digitally controlled analog
switches having low ON impedance and very low OFF leak-
age current. Control of analog signals up to 20V peak-to-
peak can be achieved by digital signal amplitudes of 4.5V to
20V (if VDD-VSS = 3V, a VDD-VEE of up to 13V can be con-
trolled; for VDD-VEE level differences above 13V, a VDD-
VSS of at least 4.5V is required). For example, if VDD =
+4.5V, VSS = 0, and VEE = -13.5V, analog signals from -
13.5V to +4.5V can be controlled by digital inputs of 0 to 5V.
These multiplexer circuits dissipate extremely low quiescent
power over the full VDD-VSS and VDD-VEE supply voltage
ranges, independent of the logic state of the control signals.
When a logic “1” is present at the inhibit input terminal all
channels are off.
The CD4051BMS is a single 8 channel multiplexer having
three binary control inputs, A, B, and C, and an inhibit input.
The three binary signals select 1 of 8 channels to be turned
on, and connect one of the 8 inputs to the output.
The CD4052BMS is a differential 4 channel multiplexer hav-
ing two binary control inputs, A and B, and an inhibit input.
The two binary input signals select 1 of 4 pairs of channels
to be turned on and connect the analog inputs to the out-
puts.
The CD4053BMS is a triple 2 channel multiplexer having
three separate digital control inputs, A, B, and C, and an
inhibit input. Each control input selects one of a pair of chan-
nels which are connected in a single pole double-throw con-
figuration.
The CD4051BMS, CD4052BMS and CD4053BMS are supplied
in these 16 lead outline packages:
Braze Seal DIP
Frit Seal DIP
Ceramic Flatpack
*CD4051B Only
*H4X
H1E
H6W
†CD4052B, CD4053 Only
†H4T
Features
• Logic Level Conversion
• High-Voltage Types (20V Rating)
• CD4051BMS Signal 8-Channel
• CD4052BMS Differential 4-Channel
• CD4053BMS Triple 2-Channel
• Wide Range of Digital and Analog Signal Levels:
- Digital 3V to 20V
- Analog to 20Vp-p
• Low ON Resistance: 125Ω (typ) Over 15Vp-p Signal
Input Range for VDD - VEE = 15V
• High OFF Resistance: Channel Leakage of
±100pA
(typ) at VDD - VEE = 18V
• Logic Level Conversion:
- Digital Addressing Signals of 3V to 20V (VDD - VSS
= 3V to 20V)
- Switch Analog Signals to 20Vp-p (VDD - VEE = 20V);
See Introductory Text
• Matched Switch Characteristics: RON = 5Ω (typ) for
VDD - VEE = 15V
• Very Low Quiescent Power Dissipation Under All Digi-
tal Control Input and Supply Conditions: 0.2µW (typ)
at VDD - VSS = VDD - VEE = 10V
• Binary Address Decoding on Chip
• 5V, 10V and 15V Parametric Ratings
• 100% Tested for Quiescent Current at 20V
• Maximum Input Current of 1µA at 18V Over Full Pack-
age Temperature Range; 100nA at 18V and +25
o
C
• Break-Before-Making Switching Eliminates Channel
Overlap
Applications
• Analog and Digital Multiplexing and Demultiplexing
• A/D and D/A Conversion
• Signal Gating
* When these devices are used as demultiplexers the “CHANNEL
IN/OUT” terminals are the outputs and the “COMMON OUT/IN” ter-
minals are the inputs.
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143 | Copyright © Intersil Corporation 1999
File Number
3316
7-937

CD4051BDMSR Related Products

CD4051BDMSR CD4052BKMSR CD4053BKMSR CD4051BKMSR
Description 8-CHANNEL, SGL ENDED MULTIPLEXER, CDIP16 4-CHANNEL, DIFFERENTIAL MULTIPLEXER, CDFP16 TRIPLE 2-CHANNEL, SGL ENDED MULTIPLEXER, CDFP16, METAL SEALED, CERAMIC, FP-16 8-CHANNEL, SGL ENDED MULTIPLEXER, CDFP16, METAL SEALED, CERAMIC, FP-16
Is it Rohs certified? incompatible incompatible incompatible incompatible
Parts packaging code DIP DFP DFP DFP
package instruction METAL SEALED, CERAMIC, DIP-16 METAL SEALED, CERAMIC, FP-16 METAL SEALED, CERAMIC, FP-16 METAL SEALED, CERAMIC, FP-16
Contacts 16 16 16 16
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant
Analog Integrated Circuits - Other Types SINGLE-ENDED MULTIPLEXER DIFFERENTIAL MULTIPLEXER SINGLE-ENDED MULTIPLEXER SINGLE-ENDED MULTIPLEXER
JESD-30 code R-CDIP-T16 R-CDFP-F16 R-CDFP-F16 R-CDFP-F16
JESD-609 code e0 e0 e0 e0
Number of channels 8 4 2 8
Number of functions 1 1 3 1
Number of terminals 16 16 16 16
Maximum on-state resistance (Ron) 320 Ω 320 Ω 320 Ω 320 Ω
Maximum operating temperature 125 °C 125 °C 125 °C 125 °C
Minimum operating temperature -55 °C -55 °C -55 °C -55 °C
Package body material CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED
encapsulated code DIP DFP DFP DFP
Encapsulate equivalent code DIP16,.3 FL16,.3 FL16,.3 FL16,.3
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form IN-LINE FLATPACK FLATPACK FLATPACK
power supply 5/15 V 5/15 V 5/15 V 5/15 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Maximum signal current 0.01 A 0.01 A 0.01 A 0.01 A
Maximum supply current (Isup) 0.6 mA 0.025 mA 0.6 mA 0.6 mA
Nominal supply voltage (Vsup) 15 V 15 V 15 V 15 V
surface mount NO YES YES YES
Maximum disconnect time 608 ns 608 ns 608 ns 608 ns
Maximum connection time 972 ns 972 ns 972 ns 972 ns
switch BREAK-BEFORE-MAKE BREAK-BEFORE-MAKE BREAK-BEFORE-MAKE BREAK-BEFORE-MAKE
technology CMOS CMOS CMOS CMOS
Temperature level MILITARY MILITARY MILITARY MILITARY
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form THROUGH-HOLE FLAT FLAT FLAT
Terminal pitch 2.54 mm 1.27 mm 1.27 mm 1.27 mm
Terminal location DUAL DUAL DUAL DUAL
Maker Renesas Electronics Corporation - Renesas Electronics Corporation Renesas Electronics Corporation
Peak Reflow Temperature (Celsius) NOT SPECIFIED - NOT SPECIFIED NOT APPLICABLE
Maximum seat height 5.08 mm - 2.92 mm 2.92 mm
Maximum time at peak reflow temperature NOT SPECIFIED - NOT SPECIFIED NOT APPLICABLE
width 7.62 mm - 6.73 mm 6.73 mm
zlIP speed problem
I am using zlIP to do TCP communication between PC and MCU. MCU is the server and PC is the client. After the connection, PC sends data once and waits for MCU to process it and then sends back a group...
zhuxiaoying Embedded System
Super funny jokes, I won’t post them if they are not classics
[url=http://it.sohu.com/upload/blogfool/happy.html][color=#0000ff]http://it.sohu.com/upload/blogfool/happy.html[/color][/url]...
jxb01033016 Talking
Shocking N95 phone hardware schematics!
...
bootloader Embedded System
Schematic Library
I need to draw a chip with many pins recently. I want to divide it into several parts to draw the schematic library, but I don't know how to draw it. Is the final package the package of the entire chi...
13815346101 PCB Design
Flash and SRAM address data line multiplexing
When designing the flash and sram address data lines in hardware , the establishment of sopc requires a three-state bridge, and then the added CFI and S RAM controller are hung on the three-state brid...
eeleader FPGA/CPLD
EEWORLD University Hall----Live Replay: Application of TI MSP430 Integrated Configurable Signal Chain Module in Sensor Measurement Field
Live replay: Application of TI MSP430 integrated configurable signal chain modules in sensor measurement : https://training.eeworld.com.cn/course/4717...
hi5 Integrated technical exchanges

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1838  525  2447  2182  1940  38  11  50  44  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号