EEWORLDEEWORLDEEWORLD

Part Number

Search

5962-9760809QYA

Description
RISC Microprocessor, 32-Bit, 300MHz, CMOS, CPGA255, CERAMIC, PGA-255
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size441KB,44 Pages
ManufacturerAtmel (Microchip)
Download Datasheet Parametric Compare View All

5962-9760809QYA Overview

RISC Microprocessor, 32-Bit, 300MHz, CMOS, CPGA255, CERAMIC, PGA-255

5962-9760809QYA Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codePGA
package instructionSPGA, BGA255,16X16,50
Contacts255
Reach Compliance Codecompliant
ECCN code3A001.A.2.C
Address bus width32
bit size32
boundary scanYES
maximum clock frequency75 MHz
External data bus width64
FormatFLOATING POINT
Integrated cacheYES
JESD-30 codeS-CPGA-P255
JESD-609 codee0
length21 mm
low power modeYES
Number of terminals255
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeSPGA
Encapsulate equivalent codeBGA255,16X16,50
Package shapeSQUARE
Package formGRID ARRAY, SHRINK PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply2.5,3.3 V
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height3.84 mm
speed300 MHz
Maximum supply voltage2.625 V
Minimum supply voltage2.375 V
Nominal supply voltage2.5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formPIN/PEG
Terminal pitch1.27 mm
Terminal locationPERPENDICULAR
Maximum time at peak reflow temperatureNOT SPECIFIED
width21 mm
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR, RISC
Base Number Matches1
Features
7.4 SPECint95, 6.1 SPECfp95 at 300 MHz (estimated)
Superscalar (3 instructions per clock peak)
Dual 16 KB Caches
Selectable Bus Clock
32-bit Compatibility PowerPC Implementation
On-chip Debug Support
P
D
typical = 3.5 Watts (266 MHz), Full Operating Conditions
Nap, Doze and Sleep Modes for Power Savings
Branch Folding
64-bit Data Bus (32-bit Data Bus Option)
4-Gbytes Direct Addressing Range
Pipelined Single/Double Precision Float Unit
IEEE 754 Compatible FPU
IEEE P 1149-1 Test Mode (JTAG/C0P)
f
INT
max = 300 MHz
f
BUS
max = 75 MHz
Compatible CMOS Input/TTL Output
Screening/Quality/Packaging
This product is manufactured in full compliance with:
CI-CGA 255: MIL-STD-883 class Q or According to ATMEL-Grenoble standards
CBGA 255: Upscreenings based upon ATMEL-Grenoble standards
Full Military Temperature Range (T
c
= -55°C, T
c
= +125°C)
IndustriaL Temperature Range (T
c
= -40°C, T
c
= +110°C)
Internal/IO Power Supply = 2.5 ± 5% // 3.3V ± 5%
255-lead CBGA Package and 255-lead CBGA with SCI (CI-CGA) Package
PowerPC
603e™ RISC
Microprocessor
Family
PID7t-603e
Specification
TSPC603R
Description
The PID7t-603e implementation of PowerPC 603e (after named 603r) is a low-power
implementation of reduced instruction set computer (RISC) microprocessors Pow-
erPC family. The 603r implements 32-bit effective addresses, integer data types of 8,
16 and 32 bits, and floating-point data types of 32 and 64 bits.
The 603r is a low-power 2.5/3.3-volt design and provides four software controllable
power-saving modes.
The 603r is a superscalar processor capable of issuing and retiring as many as three
instructions per clock. Instructions can execute out of order for increased perfor-
mance; however, the 603r makes completion appear sequential. The 603r integrates
five execution units and is able to execute five instructions in parallel.
The 603r provides independent on-chip, 16-Kbyte, four-way set-associative, physically
addressed caches for instructions and data and on-chip instruction and data Memory
Management Units (MMUs). The MMUs contain 64-entry, two-way set-associative,
data and instruction translation look aside bu ffers that provide suppor t for
demand-paged vir tual memor y address translation and variable-sized block
translation.
The 603r has a selectable 32- or 64-bit data bus and a 32-bit address bus. The 603r
interface protocol allows multiple masters to complete for system resources through a
central external arbiter. The 603r supports single-beat and burst data transfers for
memory accesses, and supports memory-mapped I/O.
Rev. 2125A–HIREL–04/02
ä
1

5962-9760809QYA Related Products

5962-9760809QYA 5962-9760807QYA 5962-9760806QYA 5962-9760808QYA 5962-9760805QYA
Description RISC Microprocessor, 32-Bit, 300MHz, CMOS, CPGA255, CERAMIC, PGA-255 RISC Microprocessor, 32-Bit, 233MHz, CMOS, CPGA255, CERAMIC, PGA-255 RISC Microprocessor, 32-Bit, 200MHz, CMOS, CPGA255, CERAMIC, PGA-255 RISC Microprocessor, 32-Bit, 266MHz, CMOS, CPGA255, CERAMIC, PGA-255 RISC Microprocessor, 32-Bit, 166MHz, CMOS, CPGA255, CERAMIC, PGA-255
Is it Rohs certified? incompatible incompatible incompatible incompatible incompatible
Parts packaging code PGA PGA PGA PGA PGA
package instruction SPGA, BGA255,16X16,50 SPGA, BGA255,16X16,50 SPGA, BGA255,16X16,50 SPGA, BGA255,16X16,50 SPGA, BGA255,16X16,50
Contacts 255 255 255 255 255
Reach Compliance Code compliant unknown unknown unknown unknown
ECCN code 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C
Address bus width 32 32 32 32 32
bit size 32 32 32 32 32
boundary scan YES YES YES YES YES
maximum clock frequency 75 MHz 75 MHz 66.7 MHz 75 MHz 66.7 MHz
External data bus width 64 64 64 64 64
Format FLOATING POINT FLOATING POINT FLOATING POINT FLOATING POINT FLOATING POINT
Integrated cache YES YES YES YES YES
JESD-30 code S-CPGA-P255 S-CPGA-P255 S-CPGA-P255 S-CPGA-P255 S-CPGA-P255
JESD-609 code e0 e0 e0 e0 e0
length 21 mm 21 mm 21 mm 21 mm 21 mm
low power mode YES YES YES YES YES
Number of terminals 255 255 255 255 255
Maximum operating temperature 125 °C 125 °C 125 °C 125 °C 125 °C
Minimum operating temperature -55 °C -55 °C -55 °C -55 °C -55 °C
Package body material CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED
encapsulated code SPGA SPGA SPGA SPGA SPGA
Encapsulate equivalent code BGA255,16X16,50 BGA255,16X16,50 BGA255,16X16,50 BGA255,16X16,50 BGA255,16X16,50
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY, SHRINK PITCH GRID ARRAY, SHRINK PITCH GRID ARRAY, SHRINK PITCH GRID ARRAY, SHRINK PITCH GRID ARRAY, SHRINK PITCH
power supply 2.5,3.3 V 2.5,3.3 V 2.5,3.3 V 2.5,3.3 V 2.5,3.3 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Filter level MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q
Maximum seat height 3.84 mm 3.84 mm 3.84 mm 3.84 mm 3.84 mm
speed 300 MHz 233 MHz 200 MHz 266 MHz 166 MHz
Maximum supply voltage 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V
Minimum supply voltage 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V
Nominal supply voltage 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
surface mount NO NO NO NO NO
technology CMOS CMOS CMOS CMOS CMOS
Temperature level MILITARY MILITARY MILITARY MILITARY MILITARY
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form PIN/PEG PIN/PEG PIN/PEG PIN/PEG PIN/PEG
Terminal pitch 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm
Terminal location PERPENDICULAR PERPENDICULAR PERPENDICULAR PERPENDICULAR PERPENDICULAR
width 21 mm 21 mm 21 mm 21 mm 21 mm
uPs/uCs/peripheral integrated circuit type MICROPROCESSOR, RISC MICROPROCESSOR, RISC MICROPROCESSOR, RISC MICROPROCESSOR, RISC MICROPROCESSOR, RISC
Base Number Matches 1 1 1 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2778  2916  1619  512  18  56  59  33  11  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号