EEWORLDEEWORLDEEWORLD

Part Number

Search

M4A5-64/32-10JNC

Description
cpld - complex programmable logic devices 64 MC 32 IO jtag isp 5V 10ns
CategoryProgrammable logic devices    Programmable logic   
File Size776KB,62 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Environmental Compliance
Download Datasheet Parametric View All

M4A5-64/32-10JNC Overview

cpld - complex programmable logic devices 64 MC 32 IO jtag isp 5V 10ns

M4A5-64/32-10JNC Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerLattice
Parts packaging codeLCC
package instructionQCCJ, LDCC44,.7SQ
Contacts44
Reach Compliance Codecompliant
ECCN codeEAR99
Other featuresYES
maximum clock frequency62.5 MHz
In-system programmableYES
JESD-30 codeS-PQCC-J44
JESD-609 codee3
JTAG BSTYES
length16.5862 mm
Humidity sensitivity level3
Dedicated input times
Number of I/O lines32
Number of macro cells64
Number of terminals44
Maximum operating temperature70 °C
Minimum operating temperature
organize0 DEDICATED INPUTS, 32 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC44,.7SQ
Package shapeSQUARE
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)245
power supply5 V
Programmable logic typeEE PLD
propagation delay10 ns
Certification statusNot Qualified
Maximum seat height4.572 mm
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width16.5862 mm
High Performance E
2
CMOS
®
In-System Programmable Logic
FEATURES
High-performance, E
2
CMOS 3.3-V & 5-V CPLD families
Flexible architecture for rapid logic designs
ispMACH
4A CPLD Family
Lead-
Free
Package
Options
Available!
— Excellent First-Time-Fit
TM
and refit feature
— SpeedLocking
TM
performance for guaranteed fixed timing
— Central, input and output switch matrices for 100% routability and 100% pin-out retention
High speed
— 5.0ns t
PD
Commercial and 7.5ns t
PD
Industrial
— 182MHz f
CNT
32 to 512 macrocells; 32 to 768 registers
44 to 388 pins in PLCC, PQFP, TQFP, BGA, fpBGA and caBGA packages
Flexible architecture for a wide range of design styles
— D/T registers and latches
— Synchronous or asynchronous mode
— Dedicated input registers
— Programmable polarity
— Reset/ preset swapping
Advanced capabilities for easy system integration
— 3.3-V & 5-V JEDEC-compliant operations
— JTAG (IEEE 1149.1) compliant for boundary scan testing
— 3.3-V & 5-V JTAG in-system programming
— PCI compliant (-5/-55/-6/-65/-7/-10/-12 speed grades)
— Safe for mixed supply voltage system designs
— Programmable pull-up or Bus-Friendly
TM
inputs and I/Os
— Hot-socketing
— Programmable security bit
— Individual output slew rate control
Advanced E
2
CMOS process provides high-performance, cost-effective solutions
Lead-free package options
Publication#
ISPM4A
Amendment/
0
Rev:
M
Issue Date:
September 2006

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 712  2365  1096  2464  2684  15  48  23  50  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号