EEWORLDEEWORLDEEWORLD

Part Number

Search

89HPES24T3G2ZCAL8

Description
interface - I/O expanders 24-lane, 3-port gen2 pcie switch
Categorysemiconductor    Other integrated circuit (IC)   
File Size682KB,49 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Compare View All

89HPES24T3G2ZCAL8 Online Shopping

Suppliers Part Number Price MOQ In stock  
89HPES24T3G2ZCAL8 - - View Buy Now

89HPES24T3G2ZCAL8 Overview

interface - I/O expanders 24-lane, 3-port gen2 pcie switch

24-Lane 3-Port
Gen2 PCI Express® Switch
®
89HPES24T3G2
Data Sheet
Preliminary Information*
Device Overview
The 89HPES24T3G2 is a member of IDT’s PRECISE™ family of PCI
Express® switching solutions. The PES24T3G2 is a 24-lane, 3-port
Gen2 peripheral chip that performs PCI Express base switching with a
feature set optimized for high performance applications such as servers,
storage, and communications systems. It provides connectivity and
switching functions between a PCI Express upstream port and two
downstream ports and supports switching between downstream ports.
Features
High Performance PCI Express Switch
– Twenty-four 5 Gbps Gen2 PCI Express lanes supporting
5 Gbps and 2.5 Gbps operation
– Up to three switch ports
– Support for Max Payload Size up to 2048 bytes
– Supports one virtual channel and eight traffic classes
– Fully compliant with PCI Express base specification Revision
2.0
Flexible Architecture with Numerous Configuration Options
– Automatic per port link width negotiation to x8, x4, x2, or x1
– Automatic lane reversal on all ports
– Automatic polarity inversion
– Supports in-band hot-plug presence detect capability
– Supports external signal for hot plug event notification allowing
SCI/SMI generation for legacy operating systems
– Dynamic link width reconfiguration for power/performance
optimization
– Configurable downstream port PCI-to-PCI bridge device
numbering
– Crosslink support
– Supports ARI forwarding defined in the Alternative Routing-ID
Interpretation (ARI) ECN for virtualized and non-virtualized
environments
– Ability to load device configuration from serial EEPROM
Legacy Support
– PCI compatible INTx emulation
– Supports bus locked transactions, allowing use of PCI Express
with legacy software
Highly Integrated Solution
– Requires no external components
– Incorporates on-chip internal memory for packet buffering and
queueing
– Integrates twenty-four 5 Gbps / 2.5 Gbps embedded SerDes,
8B/10B encoder/decoder (no separate transceivers needed)
Reliability, Availability, and Serviceability (RAS) Features
– Ability to disable peer-to-peer communications
– Supports ECRC and Advanced Error Reporting
– All internal data and control RAMs are SECDED ECC
protected
– Supports PCI Express hot-plug on all downstream ports
– Supports upstream port hot-plug
Block Diagram
3-Port Switch Core / 24 Gen2 PCI Express Lanes
Frame Buffer
Route Table
Port
Arbitration
Scheduler
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
...
...
...
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
Figure 1 Internal Block Diagram
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 49
©
2008 Integrated Device Technology, Inc.
*Notice: The information in this document is subject to change without notice
May 7, 2008
DSC 6930

89HPES24T3G2ZCAL8 Related Products

89HPES24T3G2ZCAL8 89HPES24T3G2ZBAL 89HPES24T3G2ZBBLG 89HPES24T3G2ZBAL8 89HPES24T3G2ZCALG
Description interface - I/O expanders 24-lane, 3-port gen2 pcie switch interface - I/O expanders 24-lane, 3-port gen2 pcie switch interface - I/O expanders 24-lane, 3-port gen2 pcie switch interface - I/O expanders 24-lane, 3-port gen2 pcie switch IC PCI SW 24LANE 3PORT 324-FCBGA
Thinking about capacitor selection in filter circuit
[backcolor=white][size=4][color=#000000]When the AC voltage outputted by the secondary side of the transformer is rectified by the diode, a capacitor is connected for filtering. There are some small p...
fish001 Analogue and Mixed Signal
How to check the number of gates required in a Verilog HDL program (FPGA)
How to calculate the number of gates (FPGA), pins or other hardware resources required in a Verilog HDL program? Is there any relevant information? Please recommend...
ttllf FPGA/CPLD
Virtual Serial Port
The virtual serial port can be used. I use this one....
qingfenglinxia stm32/stm8
VxWorks porting outsourcing (looking for part-time talent)
Looking for part-time talent. If you are an expert in porting or using VxWorks under ARM or POWERPC, please contact me. QQ: 6742826 E-Mail: wizardkevid@126.com...
hoyden Real-time operating system RTOS
5G core network cloud deployment requirements and key technologies
5G Core Network The driving force of innovation in the 5G core network stems from the needs of 5G business scenarios and new ICT enabling technologies. It aims to build a high-performance, flexible an...
Jacktang Energy Infrastructure?
Please advise on the amplification factor of the precision rectifier circuit
[i=s]This post was last edited by lhwaizhu on 2015-11-27 12:35[/i][backcolor=rgb(239, 245, 249)]LM324 uses +-12V power supply, the design magnification is 10 times, the input effective value is 0.13v ...
lhwaizhu Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 614  2092  1493  1061  1283  13  43  31  22  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号