EEWORLDEEWORLDEEWORLD

Part Number

Search

SI5317A-C-GMR

Description
clock synthesizer / jitter cleaner pin-program jitter clean clk 1in/2out
Categorysemiconductor    Other integrated circuit (IC)   
File Size2MB,46 Pages
ManufacturerSilicon
Environmental Compliance  
Download Datasheet Compare View All

SI5317A-C-GMR Online Shopping

Suppliers Part Number Price MOQ In stock  
SI5317A-C-GMR - - View Buy Now

SI5317A-C-GMR Overview

clock synthesizer / jitter cleaner pin-program jitter clean clk 1in/2out

S i531 7
P
I N
-C
O N T R O L L E D
1–711 MH
Z
J
I T T E R
C
L E A N I N G
C
L O C K
Features
Provides jitter attenuation for any clock
frequency
One clock input / two clock outputs
Input/output frequency range:
1–711 MHz
Ultra low jitter: 300 fs
(12 kHz–20 MHz) typical
Simple pin control interface
Selectable loop bandwidth for jitter
attenuation: 60 Hz–8.4 kHz
Meets OC-192 GR-253-CORE jitter
specifications
Selectable output clock signal
format: LVPECL, LVDS, CML or
CMOS
Single supply: 1.8, 2.5, or 3.3 V
Loss of lock and loss of signal
alarms
VCO freeze during LOS/LOL
On-chip voltage regulator with high
PSRR
Small size: 6 x 6 mm, 36-QFN
Wide temperature range: –40 to
+85 ºC
Ordering Information:
See page 40.
Applications
Data converter clocking
Wireless infrastructure
Networking, SONET/SDH
Switches and routers
Medical instrumentation
Test and measurement
Pin Assignments
Description
The Si5317 is a flexible 1:1 jitter cleaning clock for high-performance applications
that require jitter attenuation without clock multiplication. The Si5317 accepts a
single clock input ranging from 1 to 711 MHz and generates two low jitter clock
outputs at the same frequency. The clock frequency range and loop bandwidth are
selectable from a simple look-up table. The Si5317 is based on Silicon
Laboratories' 3rd-generation DSPLL
®
technology, which provides jitter attenuation
on any frequency in a highly integrated PLL solution that eliminates the need for
external VCXO and loop filter components. The DSPLL loop bandwidth is user
selectable, providing jitter performance optimization at the application level.
Functional Block Diagram
Rev. 1.1 4/11
Copyright © 2011 by Silicon Laboratories
Si5317

SI5317A-C-GMR Related Products

SI5317A-C-GMR Si5317B-C-GM
Description clock synthesizer / jitter cleaner pin-program jitter clean clk 1in/2out standard clock oscillators pin-program. jitter cleaning clock

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 635  597  88  2554  2796  13  2  52  57  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号