EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V32M16FN-6 IT:F TR

Description
SDRAM - DDR 存储器 IC 512Mb(32M x 16) 并联 167 MHz 700 ps 60-FBGA(10x12.5)
Categorysemiconductor    memory   
File Size4MB,91 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Download Datasheet Parametric View All

MT46V32M16FN-6 IT:F TR Overview

SDRAM - DDR 存储器 IC 512Mb(32M x 16) 并联 167 MHz 700 ps 60-FBGA(10x12.5)

MT46V32M16FN-6 IT:F TR Parametric

Parameter NameAttribute value
category
MakerMicron Technology
series-
PackageTape and Reel (TR)
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR
storage512Mb(32M x 16)
memory interfacein parallel
Write cycle time - words, pages15ns
Voltage - Power supply2.3V ~ 2.7V
Operating temperature-40°C ~ 85°C(TA)
Installation typesurface mount type
Package/casing60-TFBGA
Supplier device packaging60-FBGA(10x12.5)
Clock frequency167 MHz
interview time700 ps
Basic product numberMT46V32M16
512Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V128M4 – 32 Meg x 4 x 4 banks
MT46V64M8 – 16 Meg x 8 x 4 banks
MT46V32M16 – 8 Meg x 16 x 4 banks
Features
• V
DD
= +2.5V ±0.2V, V
DD
Q = +2.5V ±0.2V
• V
DD
= +2.6V ±0.1V, V
DD
Q = +2.6V ±0.1V (DDR400)
• Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths: 2, 4, or 8
• Auto refresh
64ms, 8192-cycle(Commercial and industrial)
16ms, 8192-cycle (Automotive)
• Self refresh (not available on AT devices)
• Longer-lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2 compatible)
• Concurrent auto precharge option is supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
• Configuration
128 Meg x 4 (32 Meg x 4 x 4 banks)
64 Meg x 8 (16 Meg x 8 x 4 banks)
32 Meg x 16 (8 Meg x 16 x 4 banks)
• Plastic package
66-pin TSOP
66-pin TSOP (Pb-free)
60-ball FBGA (10mm x 12.5mm)
60-ball FBGA (10mm x 12.5mm) (Pb-free)
• Timing – cycle time
5ns @ CL = 3 (DDR400B)
6ns @ CL = 2.5 (DDR333) (FBGA only)
6ns @ CL = 2.5 (DDR333) (TSOP only)
7.5ns @ CL = 2 (DDR266)
7.5ns @ CL = 2 (DDR266A)
7.5ns @ CL = 2.5 (DDR266B)
• Self refresh
Standard
Low-power self refresh
• Temperature rating
Commercial (0°C to +70°C)
Industrial (–40°C to +85°C)
Automotive (–40°C to +105°C)
• Revision
x4, x8
x4, x8, x16
Notes: 1. End of life.
Marking
128M4
64M8
32M16
TG
P
FN
BN
-5B
-6
-6T
-75E
1
-75Z
1
-75
1
None
L
None
IT
AT
:D
1
:F
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; data-out window is MIN clock rate with 50% duty cycle at CL = 2, CL = 2.5, or CL = 3
Clock Rate (MHz)
CL = 2
133
133
133
133
100
CL = 2.5
167
167
167
133
133
CL = 3
200
n/a
n/a
n/a
n/a
Speed
Grade
-5B
-6
6T
-75E/-75Z
-75
Data-Out
Window
1.6ns
2.1ns
2.0ns
2.5ns
2.5ns
Access
Window
±0.70ns
±0.70ns
±0.70ns
±0.75ns
±0.75ns
DQS–DQ
Skew
+0.40ns
+0.40ns
+0.45ns
+0.50ns
+0.50ns
PDF: 09005aef80a1d9d4/Source: 09005aef82a95a3a
512Mb_DDR_x4x8x16_D1.fm - 512Mb DDR: Rev. N; Core DDR Rev. B 2/09 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000 Micron Technology, Inc. All rights reserved.
[Book Collection] [Oppenheim] Signals and Systems 714 pages 14.9M.pdf
[[i] This post was last edited by flyingdsp on 2010-4-7 16:54[/i]]...
wzt DSP and ARM Processors
CD4013 two-way frequency division circuit
[color=#333333][font="][size=14px]I want to use CD4013 to build a two-way frequency divider. Since there is no CD4013 in Pspice, I used CD4013B. However, it cannot be divided into two directions in th...
xuzhifanxyz Analogue and Mixed Signal
Timer 1 is used as a serial port baud rate generator, with a simple source program
I am currently using timer 1 to experiment with the AT89C51 serial port baud rate generator. The program is as follows: #include#define uchar unsigned char #define uint unsigned int uchar g_ucReceived...
quansheng Embedded System
Did you know? China Mobile makes a net profit of 300 million every day! ! ! ! ! (Reposted)
Yesterday, China Mobile released its interim report showing that its revenue and net profit maintained steady growth, but the growth rate declined significantly, ending the "double-digit" growth rate ...
征服 Talking
You are invited to attend the Embedded System Elite Forum on January 30 (free)!
At the end of 2009, embedded technology was reviewed. Experts and scholars in the embedded industry gathered together. The three-month search for embedded programming masters by the "Top-E Cup" finall...
topeca FPGA/CPLD
Switching lithium battery charging management chip HB6293
l Suitable for single or dual-cell Li-ion/Li-polymer high efficiency current mode PWM charger l 0.5% charging voltage control accuracy l Programmable charging current control l Constant voltage chargi...
htdzxiaoyao Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2259  773  710  439  66  46  16  15  9  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号