EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V32M8CY-5B:M TR

Description
SDRAM - DDR 存储器 IC 256Mb(32M x 8) 并联 200 MHz 700 ps 60-FBGA(8x12.5)
Categorysemiconductor    memory   
File Size1MB,92 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Environmental Compliance
Download Datasheet Parametric View All

MT46V32M8CY-5B:M TR Overview

SDRAM - DDR 存储器 IC 256Mb(32M x 8) 并联 200 MHz 700 ps 60-FBGA(8x12.5)

MT46V32M8CY-5B:M TR Parametric

Parameter NameAttribute value
category
MakerMicron Technology
series-
PackageTape and Reel (TR)
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR
storage256Mb(32M x 8)
memory interfacein parallel
Write cycle time - words, pages15ns
Voltage - Power supply2.5V ~ 2.7V
Operating temperature0°C ~ 70°C(TA)
Installation typesurface mount type
Package/casing60-TFBGA
Supplier device packaging60-FBGA(8x12.5)
Clock frequency200 MHz
interview time700 ps
Basic product numberMT46V32M8
256Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V64M4 – 16 Meg x 4 x 4 banks
MT46V32M8 – 8 Meg x 8 x 4 banks
MT46V16M16 – 4 Meg x 16 x 4 banks
Features
• V
DD
= 2.5V ±0.2V; V
DDQ
= 2.5V ±0.2V
V
DD
= 2.6V ±0.1V; V
DDQ
= 2.6V ±0.1V (DDR400)
1
• Bidirectional data strobe (DQS) transmitted/
received with data, that is, source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double data rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths (BL): 2, 4, or 8
• Auto refresh
64ms, 8192-cycle
• Longer-lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2-compatible)
• Concurrent auto precharge option supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
Marking
• Configuration
64M4
64 Meg x 4 (16 Meg x 4 x 4 banks)
32M8
32 Meg x 8 (8 Meg x 8 x 4 banks)
16M16
16 Meg x 16 (4 Meg x 16 x 4 banks)
• Plastic package – OCPL
TG
66-pin TSOP
P
66-pin TSOP (Pb-free)
• Plastic package
CV
60-ball FBGA (8mm x 12.5mm)
CY
60-ball FBGA (8mm x 12.5mm)
(Pb-free)
• Timing – cycle time
-5B
3
5ns @ CL = 3 (DDR400)
-6
2
6ns @ CL = 2.5 (DDR333) FBGA only
-6T
2
6ns @ CL = 2.5 (DDR333) TSOP only
• Self refresh
None
Standard
L
Low-power self refresh
• Temperature rating
None
Commercial (0 C to +70 C)
IT
Industrial (–40 C to +85 C)
• Revision
:K
4
x4, x8, x16
:M
x4, x8, x16
Notes: 1. DDR400 devices operating at < DDR333
conditions can use V
DD
/V
DDQ
= 2.5V +0.2V.
2. Available only on Revision K.
3. Available only on Revision M.
4. Not recommended for new designs.
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; MIN clock rate with 50% duty cycle at CL = 2 (-75E, -75Z), CL = 2.5 (-6, -6T, -75), and
CL = 3 (-5B)
Clock Rate (MHz)
Access
Window
±0.70ns
±0.70ns
±0.70ns
±0.75ns
±0.75ns
DQS–DQ
Skew
0.40ns
0.40ns
0.45ns
0.50ns
0.50ns
Speed Grade
-5B
-6
6T
-75E/-75Z
-75
CL = 2
133
133
133
133
100
CL = 2.5
167
167
167
133
133
CL = 3
200
n/a
n/a
n/a
n/a
Data-Out Window
1.6ns
2.1ns
2.0ns
2.5ns
2.5ns
PDF: 09005aef80768abb/Source: 09005aef82a95a3a
256Mb_DDR_x4x8x16_D1.fm - 256Mb DDR: Rev. S, Core DDR: Rev. E 3/15 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2003 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
Error during eVC Build
An application targeting a Standard SDK for Windows CE.NET and build for the ARMV4 cpu cannot be run on the emulator device, in order to run this application on any cpu other than the emulator, you wi...
liujiang200612 Embedded System
Power Management Data Storage Device Selection
In data acquisition, data storage chips generally include RAM, E2PROM, FLASH and NVRAM. The following is a comparison of their advantages and disadvantages. (1) RAM (such as 62256, etc.) is also calle...
zbz0529 Power technology
How to choose operational amplifier in the front end of power system
In the design of front-end sampling in power systems, op amps are indispensable. This article mainly discusses the requirements for op amps in power systems and how to choose appropriate op amps.The s...
Jacktang Analogue and Mixed Signal
I want to ask how to release the memory resources of Compact C# pictures in WinCE.
Did you call dispose? It seems that the effect is not very obvious. It seems that you don't really call it. Can you really release it in the memory management in compact? Because the resource usage ex...
leoxmxiong Embedded System
How to start another exe program
How to start another exe program? I want to use C++ to make a program that starts another exe file. How can I do this?...
bobostart Embedded System
Dear masters, I have a 51 machine code disassembled source program (0000-3BFF), can you help to annotate and analyze it? Reward
Dear masters, I have a source program (0000-3BFF) of 51 machine code disassembly (it has been compiled under Weifu software). Can you help to annotate and analyze it? Reward, if you are interested, yo...
GUODAHUA 51mcu

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2224  2269  2220  2796  2677  45  46  57  54  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号