EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V16M16CY-5B IT:M TR

Description
SDRAM - DDR 存储器 IC 256Mb(16M x 16) 并联 200 MHz 700 ps 60-FBGA(8x12.5)
Categorysemiconductor    memory   
File Size1MB,92 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Environmental Compliance
Download Datasheet Parametric View All

MT46V16M16CY-5B IT:M TR Overview

SDRAM - DDR 存储器 IC 256Mb(16M x 16) 并联 200 MHz 700 ps 60-FBGA(8x12.5)

MT46V16M16CY-5B IT:M TR Parametric

Parameter NameAttribute value
category
MakerMicron Technology
series-
PackageTape and Reel (TR)
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR
storage256Mb(16M x 16)
memory interfacein parallel
Write cycle time - words, pages15ns
Voltage - Power supply2.5V ~ 2.7V
Operating temperature-40°C ~ 85°C(TA)
Installation typesurface mount type
Package/casing60-TFBGA
Supplier device packaging60-FBGA(8x12.5)
Clock frequency200 MHz
interview time700 ps
Basic product numberMT46V16M16
256Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V64M4 – 16 Meg x 4 x 4 banks
MT46V32M8 – 8 Meg x 8 x 4 banks
MT46V16M16 – 4 Meg x 16 x 4 banks
Features
• V
DD
= 2.5V ±0.2V; V
DDQ
= 2.5V ±0.2V
V
DD
= 2.6V ±0.1V; V
DDQ
= 2.6V ±0.1V (DDR400)
1
• Bidirectional data strobe (DQS) transmitted/
received with data, that is, source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double data rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths (BL): 2, 4, or 8
• Auto refresh
64ms, 8192-cycle
• Longer-lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2-compatible)
• Concurrent auto precharge option supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
Marking
• Configuration
64M4
64 Meg x 4 (16 Meg x 4 x 4 banks)
32M8
32 Meg x 8 (8 Meg x 8 x 4 banks)
16M16
16 Meg x 16 (4 Meg x 16 x 4 banks)
• Plastic package – OCPL
TG
66-pin TSOP
P
66-pin TSOP (Pb-free)
• Plastic package
CV
60-ball FBGA (8mm x 12.5mm)
CY
60-ball FBGA (8mm x 12.5mm)
(Pb-free)
• Timing – cycle time
-5B
3
5ns @ CL = 3 (DDR400)
-6
2
6ns @ CL = 2.5 (DDR333) FBGA only
-6T
2
6ns @ CL = 2.5 (DDR333) TSOP only
• Self refresh
None
Standard
L
Low-power self refresh
• Temperature rating
None
Commercial (0 C to +70 C)
IT
Industrial (–40 C to +85 C)
• Revision
:K
4
x4, x8, x16
:M
x4, x8, x16
Notes: 1. DDR400 devices operating at < DDR333
conditions can use V
DD
/V
DDQ
= 2.5V +0.2V.
2. Available only on Revision K.
3. Available only on Revision M.
4. Not recommended for new designs.
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; MIN clock rate with 50% duty cycle at CL = 2 (-75E, -75Z), CL = 2.5 (-6, -6T, -75), and
CL = 3 (-5B)
Clock Rate (MHz)
Access
Window
±0.70ns
±0.70ns
±0.70ns
±0.75ns
±0.75ns
DQS–DQ
Skew
0.40ns
0.40ns
0.45ns
0.50ns
0.50ns
Speed Grade
-5B
-6
6T
-75E/-75Z
-75
CL = 2
133
133
133
133
100
CL = 2.5
167
167
167
133
133
CL = 3
200
n/a
n/a
n/a
n/a
Data-Out Window
1.6ns
2.1ns
2.0ns
2.5ns
2.5ns
PDF: 09005aef80768abb/Source: 09005aef82a95a3a
256Mb_DDR_x4x8x16_D1.fm - 256Mb DDR: Rev. S, Core DDR: Rev. E 3/15 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2003 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
Why does the higher the operating frequency of the system (or chip), the greater the power consumption?
[u]Why does the higher the operating frequency of a system (or chip), the greater the power consumption? [/u] Experts, please take this! Express your opinions!...
cum FPGA/CPLD
Looking for TI routines. Contains 2530+2591
Looking for TI routines. Contains 2530+2591...
l0700830216 RF/Wirelessly
Complain about "CCSv5"
When I was playing with 28027 for display these days, I found that CCS v5.3 does not support strings. What a bummer. I hit a wall on this yesterday. I remember that CCS 3.3 seemed to support it....
ltbytyn Microcontroller MCU
Controlling Hardware with Python - Automating Frequency Response Testing of Conditioning Circuits
Reprinted from: "Using Python to control hardware 43-Automation of frequency response test of conditioning circuit"This time, we use the F5520A and F8808A introduced earlier to measure the frequency r...
pengshulin Integrated technical exchanges
Recruitment: Wuxi + foreign-funded semiconductor manufacturers + Quality manager
本人猎头MM,现为无锡某外资半导体厂商招聘Quality manager质量经理。 投递简历或咨询:[email=hunter.sweet@163.com]hunter.sweet@163.com[/email],来信必复。 具体细节如下: Quality ManagerReport to: MDSubordinate: 5-6 team membersResoponsibility:-Maint...
hunter.sweet Recruitment
Learn about inverters
[align=left][color=rgb(17, 17, 17)][backcolor=rgb(255, 255, 255)][font=Verdana][color=black] 1. The concept of inverter [/color][/font][/backcolor][/color][/align][align=left][color=rgb(17, 17, 17)][b...
qwqwqw2088 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1512  1419  2868  966  2504  31  29  58  20  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号