EEWORLDEEWORLDEEWORLD

Part Number

Search

AS7C31025-12JCN

Description
Standard SRAM, 128KX8, 12ns, CMOS, PDSO32, 0.400 INCH, ROHS COMPLIANT, SOJ-32
Categorystorage    storage   
File Size121KB,10 Pages
ManufacturerAlliance Memory
Environmental Compliance
Download Datasheet Parametric View All

AS7C31025-12JCN Overview

Standard SRAM, 128KX8, 12ns, CMOS, PDSO32, 0.400 INCH, ROHS COMPLIANT, SOJ-32

AS7C31025-12JCN Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeSOJ
package instructionSOJ,
Contacts32
Reach Compliance Codecompli
ECCN code3A991.B.2.B
Maximum access time12 ns
JESD-30 codeR-PDSO-J32
JESD-609 codee3/e6
length20.955 mm
memory density1048576 bi
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals32
word count131072 words
character code128000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize128KX8
Package body materialPLASTIC/EPOXY
encapsulated codeSOJ
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)245
Certification statusNot Qualified
Maximum seat height3.683 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfacePURE MATTE TIN/TIN BISMUTH
Terminal formJ BEND
Terminal locationDUAL
Maximum time at peak reflow temperature40
width10.16 mm
Base Number Matches1
March 2001
®
AS7C1025
AS7C31025
5V/3.3V 128Kx8 CMOS SRAM (Revolutionary pinout)
Features
• AS7C1025 (5V version)
• AS7C31025 (3.3V version)
• Industrial and commercial temperatures
• Organization: 131,072 words × 8 bits
• High speed
- 12/15/20 ns address access time
- 6,7,8 ns output enable access time
• Low power consumption: STANDBY
- 27.5 mW (AS7C1025) / max CMOS (5V)
- 1.8 mW (AS7C31025) / max CMOS (3.3V)
• Low power consumption: ACTIVE
- 715 mW (AS7C1025) / max @ 12 ns (5V)
- 360 mW (AS7C31025) / max @ 12 ns (3.3V)
• 2.0V data retention
• Easy memory expansion with CE, OE inputs
• Center power and ground
• TTL/LVTTL-compatible, three-state I/O
• JEDEC-standard packages
- 32-pin, 300 mil SOJ
- 32-pin, 400 mil SOJ
- 32-pin TSOP II
• ESD protection
2000 volts
• Latch-up current
200 mA
Logic block diagram
V
CC
GND
Input buffer
A0
A1
A2
A3
A4
A5
A6
A7
A8
I/O7
Pin arrangement
32-pin TSOP II
A0
A1
A2
A3
CE
I/O0
I/O1
V
CC
GND
I/O2
I/O3
WE
A4
A5
A6
A7
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
A16
A15
A14
A13
OE
I/O7
I/O6
GND
V
CC
I/O5
I/O4
A12
A11
A10
A9
A8
Row decoder
512×256×8
Array
(1,048,576)
Sense amp
I/O0
WE
OE
CE
Column decoder
A9
A10
A11
A12
A13
A14
A15
A16
Control
circuit
32-pin SOJ (300 mil)
32-pin SOJ (400 mil)
A0
A1
A2
A3
CE
I/O0
I/O1
V
CC
GND
I/O2
I/O3
WE
A4
A5
A6
A7
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
A16
A15
A14
A13
OE
I/O7
I/O6
GND
V
CC
I/O5
I/O4
A12
A11
A10
A9
A8
Selection guide
AS7C1025-12
AS7C31025-12
Maximum address access time
Maximum output enable access time
Maximum operating current
Maximum CMOS standby current
Shaded areas contain advance information.
AS7C1025-15
AS7C31025-15
15
4
85
85
5
5
AS7C1025
AS7C31025
AS7C1025
AS7C31025
AS7C1025-20
AS7C31025-20
20
5
80
80
5
5
Unit
ns
ns
mA
mA
mA
mA
12
3
AS7C1025
AS7C31025
AS7C1025
AS7C31025
130
100
5
5
3/23/01; v.1.0
Alliance Semiconductor
P. 1 of 9
Copyright © Alliance Semiconductor. All rights reserved.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2270  2518  1625  2450  1111  46  51  33  50  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号