EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V225L20TFI

Description
3.3 volt cmos syncfifo 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, and 4,096 x 18
File Size215KB,25 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Compare View All

IDT72V225L20TFI Overview

3.3 volt cmos syncfifo 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, and 4,096 x 18

3.3 VOLT CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72V205, IDT72V215,
IDT72V225, IDT72V235,
IDT72V245
FEATURES:
DESCRIPTION:
The IDT72V205/72V215/72V225/72V235/72V245 are functionally com-
patible versions of the IDT72205LB/72215LB/72225LB/72235LB/72245LB,
designed to run off a 3.3V supply for exceptionally low power consumption.
These devices are very high-speed, low-power First-In, First-Out (FIFO)
memories with clocked read and write controls. These FIFOs are applicable
for a wide variety of data buffering needs, such as optical disk controllers, Local
Area Networks (LANs), and interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The Read Clock(RCLK) can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual-clock operation.
An Output Enable pin (OE) is provided on the read port for three-state control
of the output.
The synchronous FIFOs have two fixed flags, Empty Flag/Output Ready
(EF/OR) and Full Flag/Input Ready (FF/IR), and two programmable flags,
Almost-Empty (PAE) and Almost-Full (PAF). The offset loading of the program-
256 x 18-bit organization array (IDT72V205)
512 x 18-bit organization array (IDT72V215)
1,024 x 18-bit organization array (IDT72V225)
2,048 x 18-bit organization array (IDT72V235)
4,096 x 18-bit organization array (IDT72V245)
10 ns read/write cycle time
5V input tolerant
IDT Standard or First Word Fall Through timing
Single or double register-buffered Empty and Full flags
Easily expandable in depth and width
Asynchronous or coincident Read and Write Clocks
Asynchronous or synchronous programmable Almost-Empty
and Almost-Full flags with default settings
Half-Full flag capability
Output enable puts output data bus in high-impedanc state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D0-D17
LD
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF/(WXO)
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
WRITE POINTER
FL
WXI
(HF)/WXO
RXI
RXO
RS
READ POINTER
READ CONTROL
LOGIC
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
OE
Q0-Q17
RCLK
REN
4294 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2002
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2002
DSC-4294/3

IDT72V225L20TFI Related Products

IDT72V225L20TFI IDT72V225L10TFI IDT72V225L15TFI IDT72V225L15PF IDT72V225L20PFI IDT72V225L15PFI
Description 3.3 volt cmos syncfifo 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, and 4,096 x 18 3.3 volt cmos syncfifo 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, and 4,096 x 18 3.3 volt cmos syncfifo 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, and 4,096 x 18 3.3 volt cmos syncfifo 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, and 4,096 x 18 3.3 volt cmos syncfifo 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, and 4,096 x 18 3.3 volt cmos syncfifo 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, and 4,096 x 18
Embedded graphical user interface ucGUI source code
Embedded graphical user interface ucGUI source code...
lorant Embedded System
I would like to ask you about the command line parameters of VS C++ 2005
As the title says, I would like to ask you if you have any reference code about VS C++ 2005 command line parameters. I am new to this area and I am looking for information on this recently....
cxzsaa Embedded System
CCS4 shows warning: entry-point symbol other than "_c_int00" solution
CCS4 appears warning: entry-point symbol other than "_c_int00" specified: "code_start" solutionwarning: entry-point symbol other than "_c_int00" specified: "code_start" Here is a solution. The officia...
hansonhe Microcontroller MCU
Wince serial port receiving problem
When programming the serial port under CE, I use a separate thread to read data, and the callback function processes the received data. When receiving data, long messages can occasionally be received ...
www123 Embedded System
Download general passive chip components
Download of general passive chip components: including chip resistors, chip capacitors, chip tantalum capacitors and some diodes and triodes integrated circuits. (Continuously improving) For diodes an...
kldic PCB Design
[Trial production of a phase-locked amplifier for extracting weak signals] Reported, unfinished. To be continued later
Now I can only provide some pictures, pictures of debugging at that time. Because the boss ordered a new task, this has been put aside for the time being. During the debugging process, I found that th...
70120662 ADI Reference Circuit

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2148  772  315  1313  150  44  16  7  27  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号