EEWORLDEEWORLDEEWORLD

Part Number

Search

P4C1982L-20PMB

Description
ULTRA HIGH SPEED 16K x 4 CMOS STATIC RAMS
File Size95KB,10 Pages
ManufacturerETC
Download Datasheet View All

P4C1982L-20PMB Overview

ULTRA HIGH SPEED 16K x 4 CMOS STATIC RAMS

P4C1981/P4C1981L, P4C1982/P4C1982L
ULTRA HIGH SPEED 16K x 4
CMOS STATIC RAMS
FEATURES
Full CMOS, 6T Cell
High Speed (Equal Access and Cycle Times)
– 10/12/15/20/25 ns (Commercial)
– 12/15/20/25/35 ns (Industrial)
– 15/20/25/35/45 ns (Military)
Low Power Operation (Commercial/Military)
– 715 mW Active – 12/15
– 550/660 mW Active – 20/25/35/45
– 193/220 mW Standby (TTL Input)
– 83/110 mW Standby (CMOS Input) P4C1981/1981L
– 5.5 mW Standby (CMOS Input)
P4C1981L/82L (Military)
Output Enable and Dual Chip Enable Functions
P4C1981/1981L, P4C1982/1982L
5V
±
10% Power Supply
Data Retention with 2.0V Supply, 10
µ
A Typical
Current (P4C1981L/1982L (Military)
Separate Inputs and Outputs
– P4C1981/L Input Data at Outputs during Write
– P4C1982/L Outputs in High Z during Write
Fully TTL Compatible Inputs and Outputs
Standard Pinout (JEDEC Approved)
– 28-Pin 300 mil DIP, SOJ
– 28-Pin 350 x 550 mil LCC
DESCRIPTION
The P4C1981/L and P4C1982/L are 65,536-bit (16Kx4)
ultra high-speed static RAMs similar to the P4C198, but
with separate data I/O pins. The P4C1981/L feature a
transparent write operation when
OE
is low; the outputs of
the P4C1982/L are in high impedance during the write
cycle. All devices have low power standby modes. The
RAMs operate from a single 5V
±
10% tolerance power
supply. With battery backup, data integrity is maintained
for supply voltages down to 2.0V. Current drain is typically
10
µA
from 2.0V supply.
Access times as fast as 10 nanoseconds are available,
permitting greatly enhanced system operating speeds.
CMOS is used to reduce power consumption to a low 715
mW active, 193 mW standby. For the P4C1982L and
P4C1981L, power is only 5.5 mW standby with CMOS
input levels. The P4C1981/L and P4C1982/L are mem-
bers of a family of PACE RAM™ products offering fast
access times.
The P4C1981/L and P4C1982/L are available in 28-pin
300 mil DIP and SOJ, and in 28-pin 350x550 mil LCC
packages providing excellent board level densities.
FUNCTIONAL BLOCK DIAGRAM
A
(8)
A
I
1
I
2
I
3
I
4
O
1
O
2
O
3
O
4
ROW
SELECT
65,536-BIT
MEMORY
ARRAY
PIN CONFIGURATIONS
VCC
A 13
A
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
I
1
COLUMN
SELECT
INPUT
DATA
CONTROL
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
V
CC
A13
A 12
A11
A10
A9
I4
I3
A3
A4
A5
A6
A7
A8
I1
I2
CE
1
3
4
5
6
7
8
9
10
11
12
13
OE
A2
A1
A0
2
1
28
27
26
25
24
23
22
21
20
19
A12
A11
A10
A9
I4
I3
O4
O3
O2
COLUMN I/O
O4
O3
O2
O1
WE
CE
2
I
2
CE
1
OE
GND
14 15 16
GND
CE
2
18
17
CE
2
WE
OE
P4C1982
P4C1981
A
(6)
A
DIP (P5, D5-2), SOJ (J5)
TOP VIEW
P4C1981/ 1982
LCC (L5)
TOP VIEW
Means Quality, Service and Speed
1Q97
81
WE
O1
CE
1
Question about wince keyboard driver, after scanning code to key value, it changes after entering the system
wince 6.0 + pxa270 A simple matrix keyboard, a total of 6 keys are mapped to VK_F1, VK_F2, VK_F3, VK_F4, VK_F5 in the keyboard driver's KeyButton_GetEventEx2(UINT rguiScanCode[16], BOOL rgfKeyUp[16]) ...
Cathy Embedded System
Help, keil 5 cannot add stm32f4XX library? ?
I just bought a STM32F407 board. When I burned it, there was no stm32f4XX in keil 5. I downloaded it from the keil official website, but it can't be installed. Can someone please tell me what's going ...
1303234257 stm32/stm8
Verilog ISE simulation problem
[align=left][backcolor=rgb(252,254,252)]module test([/backcolor][/align][align=left][backcolor=rgb(252,254,252)]input clk,[/backcolor][/align][align=left][backcolor=rgb(252,254,252)]input [7:0] din,[/...
gzydulala FPGA/CPLD
What to do if the STM32 Flash is write-protected?
If you still don’t know what STM32’s Flash protection is, then let Xiaocheng explain to you what STM32’s Flash protection is! What is Flash? The FLASH organization structure of STM32 may vary slightly...
嵌入式enjoy stm32/stm8
Has anyone used Verilog to write a CAN bus module?
I am currently learning FPGA, and I don't know what to do specifically. I feel that I may use the CAN bus in the future, so I wonder if I can use Verilog to write a functional module to implement the ...
奔跑的蜗牛 FPGA/CPLD
Looking ahead to the next generation of ultrafast IV test systems
To become a mainstream test technology, next-generation ultrafast IV test [1] systems must have a wide source and measure dynamic range. This means they must be able to provide sufficient voltages to ...
Jack_ma Test/Measurement

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 931  1481  952  282  1661  19  30  20  6  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号