EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVC1G08GV

Description
LVC/LCX/Z SERIES, 2-INPUT AND GATE, PDSO5
Categorylogic    logic   
File Size75KB,15 Pages
ManufacturerPhilips Semiconductors (NXP Semiconductors N.V.)
Websitehttps://www.nxp.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

74LVC1G08GV Overview

LVC/LCX/Z SERIES, 2-INPUT AND GATE, PDSO5

74LVC1G08GV Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerPhilips Semiconductors (NXP Semiconductors N.V.)
package instructionTSOP, TSOP5/6,.11,37
Reach Compliance Codeunknow
JESD-30 codeR-PDSO-G5
JESD-609 codee3
Load capacitance (CL)50 pF
Logic integrated circuit typeAND GATE
MaximumI(ol)0.024 A
Humidity sensitivity level1
Number of terminals5
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP
Encapsulate equivalent codeTSOP5/6,.11,37
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
method of packingTAPE AND REEL
power supply3.3 V
Prop。Delay @ Nom-Su6 ns
Certification statusNot Qualified
Schmitt triggerNO
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.95 mm
Terminal locationDUAL
INTEGRATED CIRCUITS
DATA SHEET
74LVC1G08
Single 2-input AND gate
Product specification
Supersedes data of 2002 Oct 02
2004 Sep 15

74LVC1G08GV Related Products

74LVC1G08GV 74LVC1G08 74LVC1G08GM 74LVC1G08GW
Description LVC/LCX/Z SERIES, 2-INPUT AND GATE, PDSO5 8-Bit Addressable Latches 16-SOIC -40 to 85 8-Bit Addressable Latches 16-SOIC -40 to 85 LVC/LCX/Z SERIES, 2-INPUT AND GATE, PDSO5
Is it Rohs certified? conform to - incompatible conform to
Maker Philips Semiconductors (NXP Semiconductors N.V.) - Philips Semiconductors (NXP Semiconductors N.V.) Philips Semiconductors (NXP Semiconductors N.V.)
package instruction TSOP, TSOP5/6,.11,37 - SON, SOLCC6,.04,20 TSSOP, TSSOP5/6,.08
Reach Compliance Code unknow - unknow unknow
JESD-30 code R-PDSO-G5 - R-PDSO-N6 R-PDSO-G5
JESD-609 code e3 - e0 e3
Load capacitance (CL) 50 pF - 50 pF 50 pF
Logic integrated circuit type AND GATE - AND GATE AND GATE
MaximumI(ol) 0.024 A - 0.024 A 0.024 A
Number of terminals 5 - 6 5
Maximum operating temperature 125 °C - 125 °C 125 °C
Minimum operating temperature -40 °C - -40 °C -40 °C
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TSOP - SON TSSOP
Encapsulate equivalent code TSOP5/6,.11,37 - SOLCC6,.04,20 TSSOP5/6,.08
Package shape RECTANGULAR - RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, THIN PROFILE - SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
method of packing TAPE AND REEL - TAPE AND REEL TAPE AND REEL
power supply 3.3 V - 3.3 V 3.3 V
Prop。Delay @ Nom-Su 6 ns - 6 ns 6 ns
Certification status Not Qualified - Not Qualified Not Qualified
Schmitt trigger NO - NO NO
Nominal supply voltage (Vsup) 3.3 V - 3.3 V 3.3 V
surface mount YES - YES YES
technology CMOS - CMOS CMOS
Temperature level AUTOMOTIVE - AUTOMOTIVE AUTOMOTIVE
Terminal surface Matte Tin (Sn) - Tin/Lead (Sn/Pb) Matte Tin (Sn)
Terminal form GULL WING - NO LEAD GULL WING
Terminal pitch 0.95 mm - 0.5 mm 0.635 mm
Terminal location DUAL - DUAL DUAL
About Weikun Oscilloscope
Has anyone worked on the second version of Weikun Oscilloscope? There is a frequency measurement program in it, in which there is a variable called PIO_FREQ_OK_BASE. Why can't this value be 0 when I d...
liu554802016 DIY/Open Source Hardware
Urgent. Waiting online
How to add LCD_Matrix.h to MSP430F5529...
HI唐辉 Electronics Design Contest
POWER MANAGEMENT SETUP Power Management Setup
The CPU performs various settings management of BIOS energy saving. Enable: Start using the energy saving function mode, main functions:◎Control the CPU energy saving time and work clock management ◎C...
zbz0529 Power technology
FPGA R&D and design related specifications (very practical in enterprises)
[size=14px] Hello everyone! It's time for daily learning again. Today we will talk about the design specifications for FPGA development, from documentation to project establishment, etc. You may learn...
大辉哥0614 FPGA/CPLD
Customization and tailoring of Windows CENET.pdf
Customization and tailoring of Windows CENET.pdf...
yuandayuan6999 MCU
MSP430 series IO interrupt input, introduction and application
I saw some netizens asking about IO interrupts. I happened to have used MSP430 in my work. The group purchase activity on the forum was very good. After receiving the development board, I always wante...
xingkong911 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 210  431  2856  2553  43  5  9  58  52  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号